{"title":"采用0.18μm CMOS的5gb /s连续时间自适应均衡器和CDR","authors":"Tae-Ho Kim, Sang-Ho Kim, Jin-Ku Kang","doi":"10.1109/SOCDC.2008.4815681","DOIUrl":null,"url":null,"abstract":"In this paper, a 5-Gb/s receiver with adaptive equalizer and clock and data recovery(CDR) for serial link interface is proposed. In order to operate adaptively at 5-Gb/s data rate, LMS algorithm uses two internal signals from slicers which does not have an effect on gain boosting performance. In addition, this scheme enables it to operate without passive filter since two internal signals of slicers has a similar DC magnitude. The proposed adaptive equalizer in this receiver can compensate up to 20-dB and operate in various environments, which are 15-m shield twisted pair(STP) cable for DisplayPort and flame retardant 4(FR-4) traces up to 60-inch adaptively. This work is implemented 0.18-mum 1-poly 4-metal CMOS technology. Power dissipation of the equalizer is only 6-mW and it occupies 200 mum times 350 mum. Total power dissipation of the combined CDR is 164-mW (including output buffers) and operating range is available up to 5-Gb/s.","PeriodicalId":405078,"journal":{"name":"2008 International SoC Design Conference","volume":"33 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"A 5-Gb/s continuous-time adaptive equalizer and CDR using 0.18μm CMOS\",\"authors\":\"Tae-Ho Kim, Sang-Ho Kim, Jin-Ku Kang\",\"doi\":\"10.1109/SOCDC.2008.4815681\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, a 5-Gb/s receiver with adaptive equalizer and clock and data recovery(CDR) for serial link interface is proposed. In order to operate adaptively at 5-Gb/s data rate, LMS algorithm uses two internal signals from slicers which does not have an effect on gain boosting performance. In addition, this scheme enables it to operate without passive filter since two internal signals of slicers has a similar DC magnitude. The proposed adaptive equalizer in this receiver can compensate up to 20-dB and operate in various environments, which are 15-m shield twisted pair(STP) cable for DisplayPort and flame retardant 4(FR-4) traces up to 60-inch adaptively. This work is implemented 0.18-mum 1-poly 4-metal CMOS technology. Power dissipation of the equalizer is only 6-mW and it occupies 200 mum times 350 mum. Total power dissipation of the combined CDR is 164-mW (including output buffers) and operating range is available up to 5-Gb/s.\",\"PeriodicalId\":405078,\"journal\":{\"name\":\"2008 International SoC Design Conference\",\"volume\":\"33 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 International SoC Design Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SOCDC.2008.4815681\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 International SoC Design Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOCDC.2008.4815681","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
摘要
本文提出了一种具有自适应均衡器和时钟数据恢复(CDR)的5gb /s串行链路接口接收机。为了在5gb /s的数据速率下自适应运行,LMS算法使用来自切片器的两个内部信号,这对增益提升性能没有影响。此外,由于切片机的两个内部信号具有相似的直流幅度,因此该方案使其无需无源滤波器即可工作。该接收机的自适应均衡器可补偿高达20 db的补偿,并可在各种环境下工作,其中包括用于DisplayPort的15 m屏蔽双绞线(STP)和60英寸自适应阻燃4(FR-4)走线。本工作采用0.18 μ m 1聚4金属CMOS技术。均衡器的功耗仅为6 mw,占用200 μ m × 350 μ m。组合话单的总功耗为164mw(含输出缓冲器),工作范围可达5gb /s。
A 5-Gb/s continuous-time adaptive equalizer and CDR using 0.18μm CMOS
In this paper, a 5-Gb/s receiver with adaptive equalizer and clock and data recovery(CDR) for serial link interface is proposed. In order to operate adaptively at 5-Gb/s data rate, LMS algorithm uses two internal signals from slicers which does not have an effect on gain boosting performance. In addition, this scheme enables it to operate without passive filter since two internal signals of slicers has a similar DC magnitude. The proposed adaptive equalizer in this receiver can compensate up to 20-dB and operate in various environments, which are 15-m shield twisted pair(STP) cable for DisplayPort and flame retardant 4(FR-4) traces up to 60-inch adaptively. This work is implemented 0.18-mum 1-poly 4-metal CMOS technology. Power dissipation of the equalizer is only 6-mW and it occupies 200 mum times 350 mum. Total power dissipation of the combined CDR is 164-mW (including output buffers) and operating range is available up to 5-Gb/s.