田口法在p-FinFET器件参数鲁棒优化中的应用

N. A. F. Othman, F. N. N. Azhari, S. F. Wan Muhamad Hatta, N. Soin
{"title":"田口法在p-FinFET器件参数鲁棒优化中的应用","authors":"N. A. F. Othman, F. N. N. Azhari, S. F. Wan Muhamad Hatta, N. Soin","doi":"10.1109/SMELEC.2016.7573611","DOIUrl":null,"url":null,"abstract":"Determining the exact device parameter for a particular transistor is crucial in order to ensure the device is operating at their best possible conditions. This paper discusses the application of Taguchi method on device parameter design for a 7nm germanium p-FinFET with optimization using design of experiments. In this work, the Sentaurus Simulator is used as the medium of simulation and analysis. The Taguchi method was implemented to determine the most appropriate combination of factors for robust device performance using orthogonal arrays, signal-to-noise ratio as well as Pareto analysis of variance as the quality characteristic of choices. The factors involved in the design of experiments include the length and height of the fin as well as the width of the fin at the top region. The on-state current and off-state current were considered using these methods by applying larger the better and smaller the better characteristics respectively. Using Taguchi's robust performance signal-to-noise ratio and Pareto analysis of variance, the combination of parameters with high on-current and low off-current were obtained. It is observed that with fin length of 8nm, height of 35nm and width of 7nm, the best performance in terms of on-current for p-FinFET can be achieved with the values of 1.8847mA. On the contrary, with dimensions fin length of 15nm, height of 25nm and width of 2nm can leads to best performance in terms of off-current with the values of 26.7nA.","PeriodicalId":169983,"journal":{"name":"2016 IEEE International Conference on Semiconductor Electronics (ICSE)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":"{\"title\":\"The application of Taguchi method on the robust optimization of p-FinFET device parameters\",\"authors\":\"N. A. F. Othman, F. N. N. Azhari, S. F. Wan Muhamad Hatta, N. Soin\",\"doi\":\"10.1109/SMELEC.2016.7573611\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Determining the exact device parameter for a particular transistor is crucial in order to ensure the device is operating at their best possible conditions. This paper discusses the application of Taguchi method on device parameter design for a 7nm germanium p-FinFET with optimization using design of experiments. In this work, the Sentaurus Simulator is used as the medium of simulation and analysis. The Taguchi method was implemented to determine the most appropriate combination of factors for robust device performance using orthogonal arrays, signal-to-noise ratio as well as Pareto analysis of variance as the quality characteristic of choices. The factors involved in the design of experiments include the length and height of the fin as well as the width of the fin at the top region. The on-state current and off-state current were considered using these methods by applying larger the better and smaller the better characteristics respectively. Using Taguchi's robust performance signal-to-noise ratio and Pareto analysis of variance, the combination of parameters with high on-current and low off-current were obtained. It is observed that with fin length of 8nm, height of 35nm and width of 7nm, the best performance in terms of on-current for p-FinFET can be achieved with the values of 1.8847mA. On the contrary, with dimensions fin length of 15nm, height of 25nm and width of 2nm can leads to best performance in terms of off-current with the values of 26.7nA.\",\"PeriodicalId\":169983,\"journal\":{\"name\":\"2016 IEEE International Conference on Semiconductor Electronics (ICSE)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-08-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"8\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE International Conference on Semiconductor Electronics (ICSE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SMELEC.2016.7573611\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE International Conference on Semiconductor Electronics (ICSE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SMELEC.2016.7573611","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

摘要

为了确保器件在最佳条件下工作,确定特定晶体管的精确器件参数至关重要。本文讨论了田口法在7nm锗p-FinFET器件参数设计中的应用,并通过实验设计进行了优化。在这项工作中,使用了Sentaurus模拟器作为仿真和分析的媒介。使用正交阵列、信噪比和帕累托方差分析作为选择的质量特征,采用田口法确定最合适的因素组合,以提高器件的鲁棒性能。实验设计中涉及的因素包括鳍的长度和高度以及鳍在顶部区域的宽度。利用这些方法分别考虑通、关两种状态电流,采用越大越好和越小越好的特性。利用田口的鲁棒性能信噪比和方差的Pareto分析,得到了高通、低关的参数组合。结果表明,当翅片长度为8nm,高度为35nm,宽度为7nm时,p- finet的导通电流值为1.8847mA时性能最佳。相反,当尺寸为鳍长15nm、高25nm、宽2nm时,断流性能最佳,断流值为26.7nA。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
The application of Taguchi method on the robust optimization of p-FinFET device parameters
Determining the exact device parameter for a particular transistor is crucial in order to ensure the device is operating at their best possible conditions. This paper discusses the application of Taguchi method on device parameter design for a 7nm germanium p-FinFET with optimization using design of experiments. In this work, the Sentaurus Simulator is used as the medium of simulation and analysis. The Taguchi method was implemented to determine the most appropriate combination of factors for robust device performance using orthogonal arrays, signal-to-noise ratio as well as Pareto analysis of variance as the quality characteristic of choices. The factors involved in the design of experiments include the length and height of the fin as well as the width of the fin at the top region. The on-state current and off-state current were considered using these methods by applying larger the better and smaller the better characteristics respectively. Using Taguchi's robust performance signal-to-noise ratio and Pareto analysis of variance, the combination of parameters with high on-current and low off-current were obtained. It is observed that with fin length of 8nm, height of 35nm and width of 7nm, the best performance in terms of on-current for p-FinFET can be achieved with the values of 1.8847mA. On the contrary, with dimensions fin length of 15nm, height of 25nm and width of 2nm can leads to best performance in terms of off-current with the values of 26.7nA.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信