{"title":"一种降低闪存A/D转换器功耗的新设计方法","authors":"Soon-Ik Cho, Soon-Kyung Choi, Suki Kim, K. Baek","doi":"10.1109/SOCDC.2008.4815669","DOIUrl":null,"url":null,"abstract":"In this paper, we propose a new design method to control the clock duty ratio of a flash-A/D converter. Using this method, the power consumption of comparators in an A/D converter can be reduced drastically with very few additional circuits. Digital back-end including error-correction and encoding block also have more time to treat data from comparators due to being extended data length. Additionally, we can reduce the area of comparators and digital back-end. Simulation results show that the power consumption of a comparator using clock which has a duty ratio of 0.25 is more efficient by about 50% compared to a comparator which uses clock with a duty ratio of 0.5.","PeriodicalId":405078,"journal":{"name":"2008 International SoC Design Conference","volume":"240 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A new design method to reduce the power consumption in a flash-A/D converter\",\"authors\":\"Soon-Ik Cho, Soon-Kyung Choi, Suki Kim, K. Baek\",\"doi\":\"10.1109/SOCDC.2008.4815669\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we propose a new design method to control the clock duty ratio of a flash-A/D converter. Using this method, the power consumption of comparators in an A/D converter can be reduced drastically with very few additional circuits. Digital back-end including error-correction and encoding block also have more time to treat data from comparators due to being extended data length. Additionally, we can reduce the area of comparators and digital back-end. Simulation results show that the power consumption of a comparator using clock which has a duty ratio of 0.25 is more efficient by about 50% compared to a comparator which uses clock with a duty ratio of 0.5.\",\"PeriodicalId\":405078,\"journal\":{\"name\":\"2008 International SoC Design Conference\",\"volume\":\"240 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 International SoC Design Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SOCDC.2008.4815669\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 International SoC Design Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOCDC.2008.4815669","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A new design method to reduce the power consumption in a flash-A/D converter
In this paper, we propose a new design method to control the clock duty ratio of a flash-A/D converter. Using this method, the power consumption of comparators in an A/D converter can be reduced drastically with very few additional circuits. Digital back-end including error-correction and encoding block also have more time to treat data from comparators due to being extended data length. Additionally, we can reduce the area of comparators and digital back-end. Simulation results show that the power consumption of a comparator using clock which has a duty ratio of 0.25 is more efficient by about 50% compared to a comparator which uses clock with a duty ratio of 0.5.