M. Pons, Jean-Luc Nagel, D. Séverac, M. Morgan, D. Sigg, P.-F. Rüedi, C. Piguet
{"title":"超低功耗标准电池设计采用平面体CMOS在亚阈值操作","authors":"M. Pons, Jean-Luc Nagel, D. Séverac, M. Morgan, D. Sigg, P.-F. Rüedi, C. Piguet","doi":"10.1109/PATMOS.2013.6662149","DOIUrl":null,"url":null,"abstract":"Planar bulk CMOS in subthreshold operation allows an important reduction of the power consumption. This can lead the way to new ultra low-power applications with autonomous devices supplied by energy harvesting techniques. However, subthreshold circuits are more sensitive to threshold voltage variations and require new layout optimizations. We propose a methodology to design robust standard cell circuits to cope with the challenges of reducing the supply voltage. We provide evaluations in the 180 nm technology node for area, power, timing and sensitivity to variations for a frequency division chain circuit - commonly used in watches - and for an ultra low-power 32-bit processor. The circuits developed with our subthreshold standard cell library are supplied at 0.4 V and can also work at 1.0 V, allowing multiple modes of operation for power management. We compare them to the same designs using a mature low-power library supplied at 1.0 V.","PeriodicalId":287176,"journal":{"name":"2013 23rd International Workshop on Power and Timing Modeling, Optimization and Simulation (PATMOS)","volume":"43 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-11-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":"{\"title\":\"Ultra low-power standard cell design using planar bulk CMOS in subthreshold operation\",\"authors\":\"M. Pons, Jean-Luc Nagel, D. Séverac, M. Morgan, D. Sigg, P.-F. Rüedi, C. Piguet\",\"doi\":\"10.1109/PATMOS.2013.6662149\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Planar bulk CMOS in subthreshold operation allows an important reduction of the power consumption. This can lead the way to new ultra low-power applications with autonomous devices supplied by energy harvesting techniques. However, subthreshold circuits are more sensitive to threshold voltage variations and require new layout optimizations. We propose a methodology to design robust standard cell circuits to cope with the challenges of reducing the supply voltage. We provide evaluations in the 180 nm technology node for area, power, timing and sensitivity to variations for a frequency division chain circuit - commonly used in watches - and for an ultra low-power 32-bit processor. The circuits developed with our subthreshold standard cell library are supplied at 0.4 V and can also work at 1.0 V, allowing multiple modes of operation for power management. We compare them to the same designs using a mature low-power library supplied at 1.0 V.\",\"PeriodicalId\":287176,\"journal\":{\"name\":\"2013 23rd International Workshop on Power and Timing Modeling, Optimization and Simulation (PATMOS)\",\"volume\":\"43 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-11-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"13\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 23rd International Workshop on Power and Timing Modeling, Optimization and Simulation (PATMOS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/PATMOS.2013.6662149\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 23rd International Workshop on Power and Timing Modeling, Optimization and Simulation (PATMOS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PATMOS.2013.6662149","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Ultra low-power standard cell design using planar bulk CMOS in subthreshold operation
Planar bulk CMOS in subthreshold operation allows an important reduction of the power consumption. This can lead the way to new ultra low-power applications with autonomous devices supplied by energy harvesting techniques. However, subthreshold circuits are more sensitive to threshold voltage variations and require new layout optimizations. We propose a methodology to design robust standard cell circuits to cope with the challenges of reducing the supply voltage. We provide evaluations in the 180 nm technology node for area, power, timing and sensitivity to variations for a frequency division chain circuit - commonly used in watches - and for an ultra low-power 32-bit processor. The circuits developed with our subthreshold standard cell library are supplied at 0.4 V and can also work at 1.0 V, allowing multiple modes of operation for power management. We compare them to the same designs using a mature low-power library supplied at 1.0 V.