F. A. Velarde Gonzalez, L. Hahne, Katrin Ortstein, André Lange, Sonja Crocoll
{"title":"通过向设计人员提供有效的可靠性信息,支持模拟设计的可靠性","authors":"F. A. Velarde Gonzalez, L. Hahne, Katrin Ortstein, André Lange, Sonja Crocoll","doi":"10.1109/DDECS57882.2023.10139428","DOIUrl":null,"url":null,"abstract":"Multiple degradation mechanisms limit the lifetime of integrated circuits (ICs). Different aspects can be tackled with Design for Reliability approaches already during circuit design to avoid serious implications of degradation for ICs in the field. For example, aging simulations can be performed to investigate the impact of the degradation of integrated transistors onto circuit performance. Since these simulations cause a significant verification effort, we work on approaches to efficiently feed reliability information back to circuit designers. This article discusses these approaches with their application scenarios and benefits.","PeriodicalId":220690,"journal":{"name":"2023 26th International Symposium on Design and Diagnostics of Electronic Circuits and Systems (DDECS)","volume":"41 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-05-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Supporting analog design for reliability by efficient provision of reliability information to designers\",\"authors\":\"F. A. Velarde Gonzalez, L. Hahne, Katrin Ortstein, André Lange, Sonja Crocoll\",\"doi\":\"10.1109/DDECS57882.2023.10139428\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Multiple degradation mechanisms limit the lifetime of integrated circuits (ICs). Different aspects can be tackled with Design for Reliability approaches already during circuit design to avoid serious implications of degradation for ICs in the field. For example, aging simulations can be performed to investigate the impact of the degradation of integrated transistors onto circuit performance. Since these simulations cause a significant verification effort, we work on approaches to efficiently feed reliability information back to circuit designers. This article discusses these approaches with their application scenarios and benefits.\",\"PeriodicalId\":220690,\"journal\":{\"name\":\"2023 26th International Symposium on Design and Diagnostics of Electronic Circuits and Systems (DDECS)\",\"volume\":\"41 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-05-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 26th International Symposium on Design and Diagnostics of Electronic Circuits and Systems (DDECS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DDECS57882.2023.10139428\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 26th International Symposium on Design and Diagnostics of Electronic Circuits and Systems (DDECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DDECS57882.2023.10139428","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Supporting analog design for reliability by efficient provision of reliability information to designers
Multiple degradation mechanisms limit the lifetime of integrated circuits (ICs). Different aspects can be tackled with Design for Reliability approaches already during circuit design to avoid serious implications of degradation for ICs in the field. For example, aging simulations can be performed to investigate the impact of the degradation of integrated transistors onto circuit performance. Since these simulations cause a significant verification effort, we work on approaches to efficiently feed reliability information back to circuit designers. This article discusses these approaches with their application scenarios and benefits.