A. Haghayegh, B. Forouzandeh, D. Fathi, Kaveh Kangarloo
{"title":"一种基于小波的纳米级VLSI电路噪声分析新方法","authors":"A. Haghayegh, B. Forouzandeh, D. Fathi, Kaveh Kangarloo","doi":"10.1109/DTIS.2011.5941440","DOIUrl":null,"url":null,"abstract":"This paper analyzes signals in nanometer VLSI circuits using wavelet techniques; afterwards, noise source (aggressor line) and interconnect effects are studied. As becoming integrated circuits denser, using nanometer scale technologies, shrinking dimensions of interconnects, the role of interconnect parasitic effects in the signal integrity at high speeds, become increasingly significant which may result in the aggravation of crosstalk noise amplitude and duration, and the circuit faults. Using wavelet transform techniques in signal analysis and several simulations of the interconnect output signals, the proposed wavelet-based approach precisely and also clearly defines which interconnects are considered as the victim lines and which ones as the aggressor lines, and each interconnect can also be numbered. The effect of both the series resistance and the output parasitic capacitance of the driver has been taken into account for an accurate modeling of the VLSI interconnect line.","PeriodicalId":409387,"journal":{"name":"2011 6th International Conference on Design & Technology of Integrated Systems in Nanoscale Era (DTIS)","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-04-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A new method for noise analysis in nano-scale VLSI circuits using wavelet\",\"authors\":\"A. Haghayegh, B. Forouzandeh, D. Fathi, Kaveh Kangarloo\",\"doi\":\"10.1109/DTIS.2011.5941440\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper analyzes signals in nanometer VLSI circuits using wavelet techniques; afterwards, noise source (aggressor line) and interconnect effects are studied. As becoming integrated circuits denser, using nanometer scale technologies, shrinking dimensions of interconnects, the role of interconnect parasitic effects in the signal integrity at high speeds, become increasingly significant which may result in the aggravation of crosstalk noise amplitude and duration, and the circuit faults. Using wavelet transform techniques in signal analysis and several simulations of the interconnect output signals, the proposed wavelet-based approach precisely and also clearly defines which interconnects are considered as the victim lines and which ones as the aggressor lines, and each interconnect can also be numbered. The effect of both the series resistance and the output parasitic capacitance of the driver has been taken into account for an accurate modeling of the VLSI interconnect line.\",\"PeriodicalId\":409387,\"journal\":{\"name\":\"2011 6th International Conference on Design & Technology of Integrated Systems in Nanoscale Era (DTIS)\",\"volume\":\"19 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-04-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 6th International Conference on Design & Technology of Integrated Systems in Nanoscale Era (DTIS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DTIS.2011.5941440\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 6th International Conference on Design & Technology of Integrated Systems in Nanoscale Era (DTIS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DTIS.2011.5941440","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A new method for noise analysis in nano-scale VLSI circuits using wavelet
This paper analyzes signals in nanometer VLSI circuits using wavelet techniques; afterwards, noise source (aggressor line) and interconnect effects are studied. As becoming integrated circuits denser, using nanometer scale technologies, shrinking dimensions of interconnects, the role of interconnect parasitic effects in the signal integrity at high speeds, become increasingly significant which may result in the aggravation of crosstalk noise amplitude and duration, and the circuit faults. Using wavelet transform techniques in signal analysis and several simulations of the interconnect output signals, the proposed wavelet-based approach precisely and also clearly defines which interconnects are considered as the victim lines and which ones as the aggressor lines, and each interconnect can also be numbered. The effect of both the series resistance and the output parasitic capacitance of the driver has been taken into account for an accurate modeling of the VLSI interconnect line.