{"title":"具有固有迟滞和可调不对称的非反相差分非对称CMOS比较器","authors":"R. Lonescu, O. Mita, F. Vlădoianu, G. Brezeanu","doi":"10.1109/SMICND.2007.4519784","DOIUrl":null,"url":null,"abstract":"A non inverting differential asymmetrical CMOS comparator with intrinsic hysteresis and adjustable asymmetry is presented in this paper. A widely tunable hysteresis window was obtained. The threshold voltage of the comparator is adjustable up to +150 mV of the input differential signal in 16 steps. The input differential signal is 400 mVpp with a frequency of 1 MHz. The bias current is 50 uA and the supply voltage is 3.3 V. The design was made in basic gpdk Cadence integrated circuits front to back 0.18 um CMOS technology. The response time was minimized and also the difference between the phases of the outputs was minimized. This comparator can be used, with good performance, in signal conditioning chains.","PeriodicalId":376866,"journal":{"name":"2007 International Semiconductor Conference","volume":"53 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Non Inverting Differential Asymmetrical CMOS Comparator with Intrinsic Hysteresis and Adjustable Asymmetry\",\"authors\":\"R. Lonescu, O. Mita, F. Vlădoianu, G. Brezeanu\",\"doi\":\"10.1109/SMICND.2007.4519784\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A non inverting differential asymmetrical CMOS comparator with intrinsic hysteresis and adjustable asymmetry is presented in this paper. A widely tunable hysteresis window was obtained. The threshold voltage of the comparator is adjustable up to +150 mV of the input differential signal in 16 steps. The input differential signal is 400 mVpp with a frequency of 1 MHz. The bias current is 50 uA and the supply voltage is 3.3 V. The design was made in basic gpdk Cadence integrated circuits front to back 0.18 um CMOS technology. The response time was minimized and also the difference between the phases of the outputs was minimized. This comparator can be used, with good performance, in signal conditioning chains.\",\"PeriodicalId\":376866,\"journal\":{\"name\":\"2007 International Semiconductor Conference\",\"volume\":\"53 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 International Semiconductor Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SMICND.2007.4519784\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 International Semiconductor Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SMICND.2007.4519784","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
摘要
提出了一种具有本征磁滞和可调不对称的非反相差分非对称CMOS比较器。获得了一个可广泛调谐的迟滞窗口。比较器的阈值电压可调到输入差分信号的+ 150mv,共16步。输入差分信号为400mvpp,频率为1mhz。偏置电流为50ua,电源电压为3.3 V。该设计采用基本的gpdk Cadence集成电路前后0.18 um CMOS技术。响应时间被最小化,输出相位之间的差异也被最小化。该比较器可用于信号调理链,具有良好的性能。
Non Inverting Differential Asymmetrical CMOS Comparator with Intrinsic Hysteresis and Adjustable Asymmetry
A non inverting differential asymmetrical CMOS comparator with intrinsic hysteresis and adjustable asymmetry is presented in this paper. A widely tunable hysteresis window was obtained. The threshold voltage of the comparator is adjustable up to +150 mV of the input differential signal in 16 steps. The input differential signal is 400 mVpp with a frequency of 1 MHz. The bias current is 50 uA and the supply voltage is 3.3 V. The design was made in basic gpdk Cadence integrated circuits front to back 0.18 um CMOS technology. The response time was minimized and also the difference between the phases of the outputs was minimized. This comparator can be used, with good performance, in signal conditioning chains.