光通信用低功耗高吞吐量低密度奇偶校验码解码器的VLSI实现

Kaushik Vaidyanathan, Anusha Radhakrishnan, Valli Sounthariya Kumar, K. Kannan
{"title":"光通信用低功耗高吞吐量低密度奇偶校验码解码器的VLSI实现","authors":"Kaushik Vaidyanathan, Anusha Radhakrishnan, Valli Sounthariya Kumar, K. Kannan","doi":"10.1109/INDCON.2006.302827","DOIUrl":null,"url":null,"abstract":"In this paper we propose a novel architecture with an adaptive approach to the existing partly parallel joint code and decoder design methodology for low density parity check (LDPC) codes. The low power and high throughput are achieved by an 'adaptive iteration controller', regulating the number of iterations required for error correction. We propose an architecture for a 2304 bit, rate-frac12, (3,6) regular LDPC code decoder which supports a symbol throughput of 216 Mbps and achieves a maximum BER of 10-6 at 2 dB over AWGN channel performing a maximum of 12 decoding iterations. We inspect the possibility of LDPC decoder serving as channel decoders for synchronous optical networks (SONET), 802.3an (10G Ethernet), DVB-S2 (digital video broadcast) and 802.16e (broadband wireless access). Cadence RTL Compiler has been used for synthesis at 90 nm and a special flow has been devised to predict and analyze performance in very deep sub-micrometer (vDSM)","PeriodicalId":122715,"journal":{"name":"2006 Annual IEEE India Conference","volume":"85 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"VLSI Implementation of Low Power High Throughput Low Density Parity Check Code Decoder for Optical Communication\",\"authors\":\"Kaushik Vaidyanathan, Anusha Radhakrishnan, Valli Sounthariya Kumar, K. Kannan\",\"doi\":\"10.1109/INDCON.2006.302827\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper we propose a novel architecture with an adaptive approach to the existing partly parallel joint code and decoder design methodology for low density parity check (LDPC) codes. The low power and high throughput are achieved by an 'adaptive iteration controller', regulating the number of iterations required for error correction. We propose an architecture for a 2304 bit, rate-frac12, (3,6) regular LDPC code decoder which supports a symbol throughput of 216 Mbps and achieves a maximum BER of 10-6 at 2 dB over AWGN channel performing a maximum of 12 decoding iterations. We inspect the possibility of LDPC decoder serving as channel decoders for synchronous optical networks (SONET), 802.3an (10G Ethernet), DVB-S2 (digital video broadcast) and 802.16e (broadband wireless access). Cadence RTL Compiler has been used for synthesis at 90 nm and a special flow has been devised to predict and analyze performance in very deep sub-micrometer (vDSM)\",\"PeriodicalId\":122715,\"journal\":{\"name\":\"2006 Annual IEEE India Conference\",\"volume\":\"85 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2006 Annual IEEE India Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/INDCON.2006.302827\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 Annual IEEE India Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/INDCON.2006.302827","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文针对低密度奇偶校验码(LDPC)的部分并行联合码和解码器设计方法,提出了一种自适应的新架构。低功耗和高吞吐量是通过一个“自适应迭代控制器”来实现的,该控制器调节纠错所需的迭代次数。我们提出了一个2304位,速率frac12,(3,6)常规LDPC码解码器的架构,支持216 Mbps的符号吞吐量,在AWGN信道上实现2 dB的最大误码率为10-6,执行最多12次解码迭代。我们考察了LDPC解码器作为同步光网络(SONET)、802.3an (10G以太网)、DVB-S2(数字视频广播)和802.16e(宽带无线接入)信道解码器的可能性。Cadence RTL编译器用于90 nm合成,并设计了一种特殊的流程来预测和分析极深亚微米(vDSM)的性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
VLSI Implementation of Low Power High Throughput Low Density Parity Check Code Decoder for Optical Communication
In this paper we propose a novel architecture with an adaptive approach to the existing partly parallel joint code and decoder design methodology for low density parity check (LDPC) codes. The low power and high throughput are achieved by an 'adaptive iteration controller', regulating the number of iterations required for error correction. We propose an architecture for a 2304 bit, rate-frac12, (3,6) regular LDPC code decoder which supports a symbol throughput of 216 Mbps and achieves a maximum BER of 10-6 at 2 dB over AWGN channel performing a maximum of 12 decoding iterations. We inspect the possibility of LDPC decoder serving as channel decoders for synchronous optical networks (SONET), 802.3an (10G Ethernet), DVB-S2 (digital video broadcast) and 802.16e (broadband wireless access). Cadence RTL Compiler has been used for synthesis at 90 nm and a special flow has been devised to predict and analyze performance in very deep sub-micrometer (vDSM)
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信