{"title":"基于移位寄存器的焦平面新闻网络的硬件软件方面","authors":"R. Nguyen, D. Mercier, A. Jullian, T. Bernard","doi":"10.1109/CAMP.1997.631904","DOIUrl":null,"url":null,"abstract":"Processing medium-size images in the chip where they are sensed has now become technologically possible. Such devices are called artificial retinas. In order to set up a whole programmable boolean array processor in the focal plane, a specific NEWS interconnection network is required that trades off between speed, silicon area, energy consumption, and controllability. Shift-register based solutions are considered here. A scalable design is presented in which silicon area only is minimized, as the major constraint. Its performances are then quantitatively analysed with respect to the three other criteria and shown to present some significant weaknesses. This leads to relax the area constraint and to propose a second solution that improves the overall trade-off at the expense of a small area increase.","PeriodicalId":274177,"journal":{"name":"Proceedings Fourth IEEE International Workshop on Computer Architecture for Machine Perception. CAMP'97","volume":"122 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-10-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Hardware-software aspects of shift-register based NEWS networks for the focal plane\",\"authors\":\"R. Nguyen, D. Mercier, A. Jullian, T. Bernard\",\"doi\":\"10.1109/CAMP.1997.631904\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Processing medium-size images in the chip where they are sensed has now become technologically possible. Such devices are called artificial retinas. In order to set up a whole programmable boolean array processor in the focal plane, a specific NEWS interconnection network is required that trades off between speed, silicon area, energy consumption, and controllability. Shift-register based solutions are considered here. A scalable design is presented in which silicon area only is minimized, as the major constraint. Its performances are then quantitatively analysed with respect to the three other criteria and shown to present some significant weaknesses. This leads to relax the area constraint and to propose a second solution that improves the overall trade-off at the expense of a small area increase.\",\"PeriodicalId\":274177,\"journal\":{\"name\":\"Proceedings Fourth IEEE International Workshop on Computer Architecture for Machine Perception. CAMP'97\",\"volume\":\"122 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1997-10-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings Fourth IEEE International Workshop on Computer Architecture for Machine Perception. CAMP'97\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CAMP.1997.631904\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings Fourth IEEE International Workshop on Computer Architecture for Machine Perception. CAMP'97","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CAMP.1997.631904","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Hardware-software aspects of shift-register based NEWS networks for the focal plane
Processing medium-size images in the chip where they are sensed has now become technologically possible. Such devices are called artificial retinas. In order to set up a whole programmable boolean array processor in the focal plane, a specific NEWS interconnection network is required that trades off between speed, silicon area, energy consumption, and controllability. Shift-register based solutions are considered here. A scalable design is presented in which silicon area only is minimized, as the major constraint. Its performances are then quantitatively analysed with respect to the three other criteria and shown to present some significant weaknesses. This leads to relax the area constraint and to propose a second solution that improves the overall trade-off at the expense of a small area increase.