基于移位寄存器的焦平面新闻网络的硬件软件方面

R. Nguyen, D. Mercier, A. Jullian, T. Bernard
{"title":"基于移位寄存器的焦平面新闻网络的硬件软件方面","authors":"R. Nguyen, D. Mercier, A. Jullian, T. Bernard","doi":"10.1109/CAMP.1997.631904","DOIUrl":null,"url":null,"abstract":"Processing medium-size images in the chip where they are sensed has now become technologically possible. Such devices are called artificial retinas. In order to set up a whole programmable boolean array processor in the focal plane, a specific NEWS interconnection network is required that trades off between speed, silicon area, energy consumption, and controllability. Shift-register based solutions are considered here. A scalable design is presented in which silicon area only is minimized, as the major constraint. Its performances are then quantitatively analysed with respect to the three other criteria and shown to present some significant weaknesses. This leads to relax the area constraint and to propose a second solution that improves the overall trade-off at the expense of a small area increase.","PeriodicalId":274177,"journal":{"name":"Proceedings Fourth IEEE International Workshop on Computer Architecture for Machine Perception. CAMP'97","volume":"122 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-10-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Hardware-software aspects of shift-register based NEWS networks for the focal plane\",\"authors\":\"R. Nguyen, D. Mercier, A. Jullian, T. Bernard\",\"doi\":\"10.1109/CAMP.1997.631904\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Processing medium-size images in the chip where they are sensed has now become technologically possible. Such devices are called artificial retinas. In order to set up a whole programmable boolean array processor in the focal plane, a specific NEWS interconnection network is required that trades off between speed, silicon area, energy consumption, and controllability. Shift-register based solutions are considered here. A scalable design is presented in which silicon area only is minimized, as the major constraint. Its performances are then quantitatively analysed with respect to the three other criteria and shown to present some significant weaknesses. This leads to relax the area constraint and to propose a second solution that improves the overall trade-off at the expense of a small area increase.\",\"PeriodicalId\":274177,\"journal\":{\"name\":\"Proceedings Fourth IEEE International Workshop on Computer Architecture for Machine Perception. CAMP'97\",\"volume\":\"122 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1997-10-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings Fourth IEEE International Workshop on Computer Architecture for Machine Perception. CAMP'97\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CAMP.1997.631904\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings Fourth IEEE International Workshop on Computer Architecture for Machine Perception. CAMP'97","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CAMP.1997.631904","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

在芯片中处理中等大小的图像,在那里它们被感知,现在在技术上已经成为可能。这种装置被称为人工视网膜。为了在焦平面上建立一个完整的可编程布尔阵列处理器,需要一个特定的NEWS互连网络,在速度、硅面积、能耗和可控性之间进行权衡。这里考虑基于移位寄存器的解决方案。提出了一种可扩展的设计,其中硅面积仅被最小化,作为主要约束。然后根据其他三个标准对其业绩进行定量分析,并指出存在一些重大弱点。这导致了面积限制的放松,并提出了第二种解决方案,以牺牲小面积增加为代价,改善了整体的权衡。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Hardware-software aspects of shift-register based NEWS networks for the focal plane
Processing medium-size images in the chip where they are sensed has now become technologically possible. Such devices are called artificial retinas. In order to set up a whole programmable boolean array processor in the focal plane, a specific NEWS interconnection network is required that trades off between speed, silicon area, energy consumption, and controllability. Shift-register based solutions are considered here. A scalable design is presented in which silicon area only is minimized, as the major constraint. Its performances are then quantitatively analysed with respect to the three other criteria and shown to present some significant weaknesses. This leads to relax the area constraint and to propose a second solution that improves the overall trade-off at the expense of a small area increase.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信