Jahoon Jin, Jaekwon Kim, Hye-Ran Kim, Canxing Piao, Jaemin Choi, Dong-Seok Kang, C. Jung-Hoon
{"title":"一个4.0-10.0 gb /s无基准CDR,具有宽范围、抗抖动和无谐波锁的频率采集技术","authors":"Jahoon Jin, Jaekwon Kim, Hye-Ran Kim, Canxing Piao, Jaemin Choi, Dong-Seok Kang, C. Jung-Hoon","doi":"10.1109/ESSCIRC.2018.8494234","DOIUrl":null,"url":null,"abstract":"This paper proposes a continuous-rate referenceless clock and data recovery (CDR) circuit operating in the half-rate clocking mode with a jitter-tolerant frequency acquisition technique. The proposed coarse frequency detector reduces frequency error below 40,000 ppm without any sub-harmonic lock even when the input jitter presents up to 0.6 UIpp. The deadzone-compensated frequency detector further reduces the residual frequency error below 1,000 ppm for the following PLL's reliable operation. The CDR fabricated in a 28-nm CMOS process shows a wide capture range of 4.0 Gb/s to 10.0 Gb/s with a bit error rate (BER) under 10−12.","PeriodicalId":355210,"journal":{"name":"ESSCIRC 2018 - IEEE 44th European Solid State Circuits Conference (ESSCIRC)","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":"{\"title\":\"A 4.0-10.0-Gb/s Referenceless CDR with Wide-Range, Jitter-Tolerant, and Harmonic-Lock-Free Frequency Acquisition Technique\",\"authors\":\"Jahoon Jin, Jaekwon Kim, Hye-Ran Kim, Canxing Piao, Jaemin Choi, Dong-Seok Kang, C. Jung-Hoon\",\"doi\":\"10.1109/ESSCIRC.2018.8494234\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper proposes a continuous-rate referenceless clock and data recovery (CDR) circuit operating in the half-rate clocking mode with a jitter-tolerant frequency acquisition technique. The proposed coarse frequency detector reduces frequency error below 40,000 ppm without any sub-harmonic lock even when the input jitter presents up to 0.6 UIpp. The deadzone-compensated frequency detector further reduces the residual frequency error below 1,000 ppm for the following PLL's reliable operation. The CDR fabricated in a 28-nm CMOS process shows a wide capture range of 4.0 Gb/s to 10.0 Gb/s with a bit error rate (BER) under 10−12.\",\"PeriodicalId\":355210,\"journal\":{\"name\":\"ESSCIRC 2018 - IEEE 44th European Solid State Circuits Conference (ESSCIRC)\",\"volume\":\"44 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"8\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ESSCIRC 2018 - IEEE 44th European Solid State Circuits Conference (ESSCIRC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIRC.2018.8494234\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ESSCIRC 2018 - IEEE 44th European Solid State Circuits Conference (ESSCIRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIRC.2018.8494234","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A 4.0-10.0-Gb/s Referenceless CDR with Wide-Range, Jitter-Tolerant, and Harmonic-Lock-Free Frequency Acquisition Technique
This paper proposes a continuous-rate referenceless clock and data recovery (CDR) circuit operating in the half-rate clocking mode with a jitter-tolerant frequency acquisition technique. The proposed coarse frequency detector reduces frequency error below 40,000 ppm without any sub-harmonic lock even when the input jitter presents up to 0.6 UIpp. The deadzone-compensated frequency detector further reduces the residual frequency error below 1,000 ppm for the following PLL's reliable operation. The CDR fabricated in a 28-nm CMOS process shows a wide capture range of 4.0 Gb/s to 10.0 Gb/s with a bit error rate (BER) under 10−12.