{"title":"基于电子束技术的CMOS VLSI锁存和时序失效分析","authors":"S. Davidson","doi":"10.1109/IRPS.1983.361973","DOIUrl":null,"url":null,"abstract":"An electron beam testing system has been established for CMOS failure analysis. Problems studied include leakage, latch-up, timing, short circuits, crystallographic defects and step coverage. Two applications are described in detail. Synchronous voltage contrast and EBIC imaging techniques have allowed latch-up paths in input protection diode structures and output drivers to be located. Voltage contrast waveform measurements have analysed timing spreads in ULAs; these have been shown to be related to the cell design and the layout.","PeriodicalId":334813,"journal":{"name":"21st International Reliability Physics Symposium","volume":"70 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1983-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"Latch-Up and Timing Failure Analysis of CMOS VLSI using Electron Beam Techniques\",\"authors\":\"S. Davidson\",\"doi\":\"10.1109/IRPS.1983.361973\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"An electron beam testing system has been established for CMOS failure analysis. Problems studied include leakage, latch-up, timing, short circuits, crystallographic defects and step coverage. Two applications are described in detail. Synchronous voltage contrast and EBIC imaging techniques have allowed latch-up paths in input protection diode structures and output drivers to be located. Voltage contrast waveform measurements have analysed timing spreads in ULAs; these have been shown to be related to the cell design and the layout.\",\"PeriodicalId\":334813,\"journal\":{\"name\":\"21st International Reliability Physics Symposium\",\"volume\":\"70 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1983-04-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"21st International Reliability Physics Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IRPS.1983.361973\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"21st International Reliability Physics Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRPS.1983.361973","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Latch-Up and Timing Failure Analysis of CMOS VLSI using Electron Beam Techniques
An electron beam testing system has been established for CMOS failure analysis. Problems studied include leakage, latch-up, timing, short circuits, crystallographic defects and step coverage. Two applications are described in detail. Synchronous voltage contrast and EBIC imaging techniques have allowed latch-up paths in input protection diode structures and output drivers to be located. Voltage contrast waveform measurements have analysed timing spreads in ULAs; these have been shown to be related to the cell design and the layout.