F. Baronti, L. Fanucci, D. Lunardini, R. Roncella, R. Saletti
{"title":"锁迟环延迟线的非线性自校正技术","authors":"F. Baronti, L. Fanucci, D. Lunardini, R. Roncella, R. Saletti","doi":"10.1109/IMTC.2002.1007092","DOIUrl":null,"url":null,"abstract":"An on-chip non-linearity self-calibration of a CMOS all-digital shunt capacitor delay-line is achieved by first measuring the non-linearity of each delay-cell by means of a statistical test and then correcting the individual cell delay mismatch according to the test results. An iterative calibration algorithm has been developed and a fully digital circuit efficiently implementing the calibration procedure has been designed. The same digital controller is used to sequentially calibrate each delay-cell, so that the occupied silicon area is minimized. Simulation results show the feasibility of the technique and a substantial reduction of the maximum non-linearity down to values close to 1%.","PeriodicalId":141111,"journal":{"name":"IMTC/2002. Proceedings of the 19th IEEE Instrumentation and Measurement Technology Conference (IEEE Cat. No.00CH37276)","volume":"67 4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2002-08-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"A non-linearity self-calibration technique for delay-locked loop delay-lines\",\"authors\":\"F. Baronti, L. Fanucci, D. Lunardini, R. Roncella, R. Saletti\",\"doi\":\"10.1109/IMTC.2002.1007092\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"An on-chip non-linearity self-calibration of a CMOS all-digital shunt capacitor delay-line is achieved by first measuring the non-linearity of each delay-cell by means of a statistical test and then correcting the individual cell delay mismatch according to the test results. An iterative calibration algorithm has been developed and a fully digital circuit efficiently implementing the calibration procedure has been designed. The same digital controller is used to sequentially calibrate each delay-cell, so that the occupied silicon area is minimized. Simulation results show the feasibility of the technique and a substantial reduction of the maximum non-linearity down to values close to 1%.\",\"PeriodicalId\":141111,\"journal\":{\"name\":\"IMTC/2002. Proceedings of the 19th IEEE Instrumentation and Measurement Technology Conference (IEEE Cat. No.00CH37276)\",\"volume\":\"67 4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2002-08-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IMTC/2002. Proceedings of the 19th IEEE Instrumentation and Measurement Technology Conference (IEEE Cat. No.00CH37276)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IMTC.2002.1007092\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IMTC/2002. Proceedings of the 19th IEEE Instrumentation and Measurement Technology Conference (IEEE Cat. No.00CH37276)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMTC.2002.1007092","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A non-linearity self-calibration technique for delay-locked loop delay-lines
An on-chip non-linearity self-calibration of a CMOS all-digital shunt capacitor delay-line is achieved by first measuring the non-linearity of each delay-cell by means of a statistical test and then correcting the individual cell delay mismatch according to the test results. An iterative calibration algorithm has been developed and a fully digital circuit efficiently implementing the calibration procedure has been designed. The same digital controller is used to sequentially calibrate each delay-cell, so that the occupied silicon area is minimized. Simulation results show the feasibility of the technique and a substantial reduction of the maximum non-linearity down to values close to 1%.