S. Hentschke, A. Herrfeld, N. Reifschneider, D. Forster, M. Heinemann, A. Wicke
{"title":"CMOS中灵活的重复CSD码滤波处理器单元","authors":"S. Hentschke, A. Herrfeld, N. Reifschneider, D. Forster, M. Heinemann, A. Wicke","doi":"10.1109/ASIC.1994.404562","DOIUrl":null,"url":null,"abstract":"We introduce a filter processor unit that realizes digital nonrecursive (FIR) and recursive (IIR) filtering with optimal selectable coefficient, data wordlength and filter order. This flexibility is achieved by combination of four identical filter modules. The design is carried out in a 1.0 /spl mu/ CMOS process; additionally a multiplier-free second order /spl Sigma//spl Delta/-modulator is implemented. It occupies a chip area of 87 mm/sup 2/.<<ETX>>","PeriodicalId":354289,"journal":{"name":"Proceedings Seventh Annual IEEE International ASIC Conference and Exhibit","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-09-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"A flexible repetitive CSD code filter processor unit in CMOS\",\"authors\":\"S. Hentschke, A. Herrfeld, N. Reifschneider, D. Forster, M. Heinemann, A. Wicke\",\"doi\":\"10.1109/ASIC.1994.404562\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We introduce a filter processor unit that realizes digital nonrecursive (FIR) and recursive (IIR) filtering with optimal selectable coefficient, data wordlength and filter order. This flexibility is achieved by combination of four identical filter modules. The design is carried out in a 1.0 /spl mu/ CMOS process; additionally a multiplier-free second order /spl Sigma//spl Delta/-modulator is implemented. It occupies a chip area of 87 mm/sup 2/.<<ETX>>\",\"PeriodicalId\":354289,\"journal\":{\"name\":\"Proceedings Seventh Annual IEEE International ASIC Conference and Exhibit\",\"volume\":\"18 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1994-09-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings Seventh Annual IEEE International ASIC Conference and Exhibit\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASIC.1994.404562\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings Seventh Annual IEEE International ASIC Conference and Exhibit","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASIC.1994.404562","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A flexible repetitive CSD code filter processor unit in CMOS
We introduce a filter processor unit that realizes digital nonrecursive (FIR) and recursive (IIR) filtering with optimal selectable coefficient, data wordlength and filter order. This flexibility is achieved by combination of four identical filter modules. The design is carried out in a 1.0 /spl mu/ CMOS process; additionally a multiplier-free second order /spl Sigma//spl Delta/-modulator is implemented. It occupies a chip area of 87 mm/sup 2/.<>