V. Issakov, Sebastian Kehl-Waas, R. Ciocoveanu, W. Simbürger, A. Geiselbrechtinger
{"title":"一种用于SiGe BiCMOS雷达的6kv防静电低功耗24ghz LNA","authors":"V. Issakov, Sebastian Kehl-Waas, R. Ciocoveanu, W. Simbürger, A. Geiselbrechtinger","doi":"10.1109/BCICTS.2018.8550914","DOIUrl":null,"url":null,"abstract":"This paper presents a low-power, ESD-protected 24 GHz single-ended input to differential output single-stage cascode LNA in Infineon's SiGe BiCMOS technology. The proposed circuit uses bridged T-coils as loads to provide an inductive voltage divider for impedance transformation and extend the bandwidth. To reduce power consumption, the circuit operates from a low supply voltage of 1.5 V. Therefore, to compensate for reduced linearity the circuit uses a multi-tanh doublet. At the center frequency of 24 GHz the amplifier offers a gain of 12 dB and a noise figure of 2.6 dB including the on-chip input balun. The circuit exhibits a competitive linearity of −10 dBm input-referred 1dB compression point at 24 GHz. The LNA consumes 18 mA from a single 1.5 V supply. The ESD hardness has been investigated using an HBM pulse generator. The circuit exhibits a 6 kV HBM hardness at the input RF pin. The chip size including the pads is 0.49 mm2.","PeriodicalId":272808,"journal":{"name":"2018 IEEE BiCMOS and Compound Semiconductor Integrated Circuits and Technology Symposium (BCICTS)","volume":"108 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":"{\"title\":\"A 6 kV ESD-Protected Low-Power 24 GHz LNA for Radar Applications in SiGe BiCMOS\",\"authors\":\"V. Issakov, Sebastian Kehl-Waas, R. Ciocoveanu, W. Simbürger, A. Geiselbrechtinger\",\"doi\":\"10.1109/BCICTS.2018.8550914\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a low-power, ESD-protected 24 GHz single-ended input to differential output single-stage cascode LNA in Infineon's SiGe BiCMOS technology. The proposed circuit uses bridged T-coils as loads to provide an inductive voltage divider for impedance transformation and extend the bandwidth. To reduce power consumption, the circuit operates from a low supply voltage of 1.5 V. Therefore, to compensate for reduced linearity the circuit uses a multi-tanh doublet. At the center frequency of 24 GHz the amplifier offers a gain of 12 dB and a noise figure of 2.6 dB including the on-chip input balun. The circuit exhibits a competitive linearity of −10 dBm input-referred 1dB compression point at 24 GHz. The LNA consumes 18 mA from a single 1.5 V supply. The ESD hardness has been investigated using an HBM pulse generator. The circuit exhibits a 6 kV HBM hardness at the input RF pin. The chip size including the pads is 0.49 mm2.\",\"PeriodicalId\":272808,\"journal\":{\"name\":\"2018 IEEE BiCMOS and Compound Semiconductor Integrated Circuits and Technology Symposium (BCICTS)\",\"volume\":\"108 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"11\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE BiCMOS and Compound Semiconductor Integrated Circuits and Technology Symposium (BCICTS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/BCICTS.2018.8550914\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE BiCMOS and Compound Semiconductor Integrated Circuits and Technology Symposium (BCICTS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/BCICTS.2018.8550914","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A 6 kV ESD-Protected Low-Power 24 GHz LNA for Radar Applications in SiGe BiCMOS
This paper presents a low-power, ESD-protected 24 GHz single-ended input to differential output single-stage cascode LNA in Infineon's SiGe BiCMOS technology. The proposed circuit uses bridged T-coils as loads to provide an inductive voltage divider for impedance transformation and extend the bandwidth. To reduce power consumption, the circuit operates from a low supply voltage of 1.5 V. Therefore, to compensate for reduced linearity the circuit uses a multi-tanh doublet. At the center frequency of 24 GHz the amplifier offers a gain of 12 dB and a noise figure of 2.6 dB including the on-chip input balun. The circuit exhibits a competitive linearity of −10 dBm input-referred 1dB compression point at 24 GHz. The LNA consumes 18 mA from a single 1.5 V supply. The ESD hardness has been investigated using an HBM pulse generator. The circuit exhibits a 6 kV HBM hardness at the input RF pin. The chip size including the pads is 0.49 mm2.