{"title":"采用混沌PAM调制的SATA应用的3ghz扩频时钟发生器","authors":"Fabio Pareschi, G. Setti, R. Rovatti","doi":"10.1109/CICC.2008.4672118","DOIUrl":null,"url":null,"abstract":"This paper proposes a prototype of a spread spectrum clock generator which is the first known specifically meant for 3 GHz Serial ATA-II applications. The modulation is obtained from a fractional PLL which employs a Delta-Sigma modulator. A further innovative aspect of our work is that our prototype takes advantage of a chaotic PAM as driving signal, instead a triangular signal as in all spread spectrum generators proposed in literature for SATA-II. In this way we avoid the periodicity of the modulated clock, completely flattening the peaks in the power spectral density. The circuit prototype has been designed in 0.13 mum CMOS technology and achieves a peak reduction greater than 14 dB measured at RBW = 100 kHz. The chip active area is 0.27times0.78 mm2 and the power consumption is as low as 14.7 mW.","PeriodicalId":286154,"journal":{"name":"2008 IEEE Custom Integrated Circuits Conference","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"A 3 GHz Spread Spectrum Clock Generator for SATA applications using chaotic PAM modulation\",\"authors\":\"Fabio Pareschi, G. Setti, R. Rovatti\",\"doi\":\"10.1109/CICC.2008.4672118\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper proposes a prototype of a spread spectrum clock generator which is the first known specifically meant for 3 GHz Serial ATA-II applications. The modulation is obtained from a fractional PLL which employs a Delta-Sigma modulator. A further innovative aspect of our work is that our prototype takes advantage of a chaotic PAM as driving signal, instead a triangular signal as in all spread spectrum generators proposed in literature for SATA-II. In this way we avoid the periodicity of the modulated clock, completely flattening the peaks in the power spectral density. The circuit prototype has been designed in 0.13 mum CMOS technology and achieves a peak reduction greater than 14 dB measured at RBW = 100 kHz. The chip active area is 0.27times0.78 mm2 and the power consumption is as low as 14.7 mW.\",\"PeriodicalId\":286154,\"journal\":{\"name\":\"2008 IEEE Custom Integrated Circuits Conference\",\"volume\":\"12 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-11-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 IEEE Custom Integrated Circuits Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CICC.2008.4672118\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 IEEE Custom Integrated Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICC.2008.4672118","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7
摘要
本文提出了一种扩频时钟发生器的原型,这是已知的第一个专门用于3ghz串行ATA-II应用的扩频时钟发生器。调制由采用Delta-Sigma调制器的分数阶锁相环获得。我们工作的另一个创新方面是,我们的原型利用混沌PAM作为驱动信号,而不是像SATA-II文献中提出的所有扩频发生器那样使用三角形信号。通过这种方法,我们避免了调制时钟的周期性,使功率谱密度的峰值完全平坦化。该电路原型采用0.13 μ m CMOS技术设计,在RBW = 100 kHz时实现了大于14 dB的峰值降低。芯片的有效面积为0.27乘以0.78 mm2,功耗低至14.7 mW。
A 3 GHz Spread Spectrum Clock Generator for SATA applications using chaotic PAM modulation
This paper proposes a prototype of a spread spectrum clock generator which is the first known specifically meant for 3 GHz Serial ATA-II applications. The modulation is obtained from a fractional PLL which employs a Delta-Sigma modulator. A further innovative aspect of our work is that our prototype takes advantage of a chaotic PAM as driving signal, instead a triangular signal as in all spread spectrum generators proposed in literature for SATA-II. In this way we avoid the periodicity of the modulated clock, completely flattening the peaks in the power spectral density. The circuit prototype has been designed in 0.13 mum CMOS technology and achieves a peak reduction greater than 14 dB measured at RBW = 100 kHz. The chip active area is 0.27times0.78 mm2 and the power consumption is as low as 14.7 mW.