{"title":"合成可测试的收缩阵列","authors":"M. Evans, W. Marnane","doi":"10.1109/ICEDTM.1994.496093","DOIUrl":null,"url":null,"abstract":"The testability of a design can be assessed subjectively using\nestimates and a scoring system. Objective assessment requires a Test\nVector Generation (TVG) effort as well as Design for Test (DFT) hardware\nchanges. However assessing the testability of different systolic arrays\nwhich implement the same algorithm can contain a large TVG cost. We\ndevelop an integrated design and test methodology for systolic arrays,\nwhich generates a set of test vectors early in the design cycle, thus\neliminating the TVG cost from the design evaluation. Hence testability\ncan be considered alongside traditional design considerations such as\nperformance","PeriodicalId":319739,"journal":{"name":"Proceedings of 3rd International Workshop on the Economics of Design, Test and Manufacturing","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-05-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Synthesizing testable systolic arrays\",\"authors\":\"M. Evans, W. Marnane\",\"doi\":\"10.1109/ICEDTM.1994.496093\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The testability of a design can be assessed subjectively using\\nestimates and a scoring system. Objective assessment requires a Test\\nVector Generation (TVG) effort as well as Design for Test (DFT) hardware\\nchanges. However assessing the testability of different systolic arrays\\nwhich implement the same algorithm can contain a large TVG cost. We\\ndevelop an integrated design and test methodology for systolic arrays,\\nwhich generates a set of test vectors early in the design cycle, thus\\neliminating the TVG cost from the design evaluation. Hence testability\\ncan be considered alongside traditional design considerations such as\\nperformance\",\"PeriodicalId\":319739,\"journal\":{\"name\":\"Proceedings of 3rd International Workshop on the Economics of Design, Test and Manufacturing\",\"volume\":\"16 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1994-05-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of 3rd International Workshop on the Economics of Design, Test and Manufacturing\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEDTM.1994.496093\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of 3rd International Workshop on the Economics of Design, Test and Manufacturing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEDTM.1994.496093","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
摘要
设计的可测试性可以通过评估和评分系统进行主观评估。客观评估需要TestVector Generation (TVG)工作以及Design for Test (DFT)硬件更改。然而,评估实现相同算法的不同收缩阵列的可测试性可能包含很大的TVG成本。我们为收缩阵列开发了一种集成的设计和测试方法,该方法在设计周期的早期生成一组测试向量,从而从设计评估中消除了TVG成本。因此,可测试性可以与传统的设计考虑(如性能)一起考虑
The testability of a design can be assessed subjectively using
estimates and a scoring system. Objective assessment requires a Test
Vector Generation (TVG) effort as well as Design for Test (DFT) hardware
changes. However assessing the testability of different systolic arrays
which implement the same algorithm can contain a large TVG cost. We
develop an integrated design and test methodology for systolic arrays,
which generates a set of test vectors early in the design cycle, thus
eliminating the TVG cost from the design evaluation. Hence testability
can be considered alongside traditional design considerations such as
performance