{"title":"AMS静态电压电平检查","authors":"Marcelo Silva","doi":"10.1109/BMAS.2009.5338888","DOIUrl":null,"url":null,"abstract":"This paper and presentation describes a methodology for checking multi voltage levels on multiple power domains for analog and mixed signal circuits. Traditional AMS verification does not account for electrical characteristics such as voltage levels in any connection between two discrete ports. Such flows only focus on the functionality aspect of the verification. That leaves a major hole in the verification process, the result of which can lead to a non-functional chip or future reliability problems with that chip. With proper AMS discipline planning, AMSDesigner Block Discipline Resolution (BDR) can be applied to check for voltage mismatches statically (zero time simulation) at elaboration time. It is a very efficient and easy to add additional step to the functional verification approach. This step increases the coverage and serves as an important tool to help address voltage mismatch and reach silicon success first time round.","PeriodicalId":169567,"journal":{"name":"2009 IEEE Behavioral Modeling and Simulation Workshop","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-11-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"AMS static voltage level check\",\"authors\":\"Marcelo Silva\",\"doi\":\"10.1109/BMAS.2009.5338888\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper and presentation describes a methodology for checking multi voltage levels on multiple power domains for analog and mixed signal circuits. Traditional AMS verification does not account for electrical characteristics such as voltage levels in any connection between two discrete ports. Such flows only focus on the functionality aspect of the verification. That leaves a major hole in the verification process, the result of which can lead to a non-functional chip or future reliability problems with that chip. With proper AMS discipline planning, AMSDesigner Block Discipline Resolution (BDR) can be applied to check for voltage mismatches statically (zero time simulation) at elaboration time. It is a very efficient and easy to add additional step to the functional verification approach. This step increases the coverage and serves as an important tool to help address voltage mismatch and reach silicon success first time round.\",\"PeriodicalId\":169567,\"journal\":{\"name\":\"2009 IEEE Behavioral Modeling and Simulation Workshop\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2009-11-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2009 IEEE Behavioral Modeling and Simulation Workshop\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/BMAS.2009.5338888\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 IEEE Behavioral Modeling and Simulation Workshop","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/BMAS.2009.5338888","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
This paper and presentation describes a methodology for checking multi voltage levels on multiple power domains for analog and mixed signal circuits. Traditional AMS verification does not account for electrical characteristics such as voltage levels in any connection between two discrete ports. Such flows only focus on the functionality aspect of the verification. That leaves a major hole in the verification process, the result of which can lead to a non-functional chip or future reliability problems with that chip. With proper AMS discipline planning, AMSDesigner Block Discipline Resolution (BDR) can be applied to check for voltage mismatches statically (zero time simulation) at elaboration time. It is a very efficient and easy to add additional step to the functional verification approach. This step increases the coverage and serves as an important tool to help address voltage mismatch and reach silicon success first time round.