多编解码器可变长度解码器设计与可配置的处理器

HyoukJoong Lee, Kiyoung Choi
{"title":"多编解码器可变长度解码器设计与可配置的处理器","authors":"HyoukJoong Lee, Kiyoung Choi","doi":"10.1109/SOCDC.2008.4815594","DOIUrl":null,"url":null,"abstract":"Multi-codec video decoder is widely used with increasing number of video standards. Although this trend requires flexible system design that can accommodate various standards, most Variable Length Decoders (VLDs) for video applications have been designed with the ASIC approach because of the poor performance of software implementation on a processor. This paper presents a design concept for a flexible VLD using configurable processor with additional custom instructions for acceleration. The simulation result shows that the proposed approach improves the performance by 4.68 ~ 5.59 times compared to that of a general purpose processor, enabling MPEG-4 SD video sequence to be decoded in real time on the processor. Our design is flexible in that any VLD process for various video standards can be executed on it without hardware modification.","PeriodicalId":405078,"journal":{"name":"2008 International SoC Design Conference","volume":"54 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Multi-codec variable length decoder design with configurable processor\",\"authors\":\"HyoukJoong Lee, Kiyoung Choi\",\"doi\":\"10.1109/SOCDC.2008.4815594\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Multi-codec video decoder is widely used with increasing number of video standards. Although this trend requires flexible system design that can accommodate various standards, most Variable Length Decoders (VLDs) for video applications have been designed with the ASIC approach because of the poor performance of software implementation on a processor. This paper presents a design concept for a flexible VLD using configurable processor with additional custom instructions for acceleration. The simulation result shows that the proposed approach improves the performance by 4.68 ~ 5.59 times compared to that of a general purpose processor, enabling MPEG-4 SD video sequence to be decoded in real time on the processor. Our design is flexible in that any VLD process for various video standards can be executed on it without hardware modification.\",\"PeriodicalId\":405078,\"journal\":{\"name\":\"2008 International SoC Design Conference\",\"volume\":\"54 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 International SoC Design Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SOCDC.2008.4815594\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 International SoC Design Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOCDC.2008.4815594","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

随着视频标准的增多,多编解码视频解码器得到了广泛的应用。尽管这一趋势需要灵活的系统设计以适应各种标准,但由于处理器上的软件实现性能不佳,大多数用于视频应用的可变长度解码器(vld)都采用ASIC方法设计。本文提出了一个灵活的VLD的设计概念,使用可配置的处理器和额外的自定义加速指令。仿真结果表明,与普通处理器相比,该方法的性能提高了4.68 ~ 5.59倍,实现了mpeg - 4sd视频序列在处理器上的实时解码。我们的设计是灵活的,任何VLD进程的各种视频标准可以在其上执行,而无需硬件修改。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Multi-codec variable length decoder design with configurable processor
Multi-codec video decoder is widely used with increasing number of video standards. Although this trend requires flexible system design that can accommodate various standards, most Variable Length Decoders (VLDs) for video applications have been designed with the ASIC approach because of the poor performance of software implementation on a processor. This paper presents a design concept for a flexible VLD using configurable processor with additional custom instructions for acceleration. The simulation result shows that the proposed approach improves the performance by 4.68 ~ 5.59 times compared to that of a general purpose processor, enabling MPEG-4 SD video sequence to be decoded in real time on the processor. Our design is flexible in that any VLD process for various video standards can be executed on it without hardware modification.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信