{"title":"基于MPEG-4的快速穷举搜索块匹配算法","authors":"M. Sayed","doi":"10.1109/ICECS.2009.5410777","DOIUrl":null,"url":null,"abstract":"This paper presents a fast architecture for exhaustive search block matching algorithm (ESBMA). The proposed architecture has a SIMD structure with 31 processing elements (PEs). The proposed architecture has been prototyped, simulated and synthesized for the Xilinx Virtex II FPGA XC2V3000-4. It has a maximum clock frequency of 142.6 MHz that enables processing more than 41 4CIF frames per second. This prototyped architecture utilizes 40% of the register bits, 15% of the Block RAMs, and 54% of the LUTs in Xilinx Virtex II FPGA XC2V3000-4.","PeriodicalId":343974,"journal":{"name":"2009 16th IEEE International Conference on Electronics, Circuits and Systems - (ICECS 2009)","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"A fast architecture for exhaustive search block matching algorithm with MPEG-4 applications\",\"authors\":\"M. Sayed\",\"doi\":\"10.1109/ICECS.2009.5410777\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a fast architecture for exhaustive search block matching algorithm (ESBMA). The proposed architecture has a SIMD structure with 31 processing elements (PEs). The proposed architecture has been prototyped, simulated and synthesized for the Xilinx Virtex II FPGA XC2V3000-4. It has a maximum clock frequency of 142.6 MHz that enables processing more than 41 4CIF frames per second. This prototyped architecture utilizes 40% of the register bits, 15% of the Block RAMs, and 54% of the LUTs in Xilinx Virtex II FPGA XC2V3000-4.\",\"PeriodicalId\":343974,\"journal\":{\"name\":\"2009 16th IEEE International Conference on Electronics, Circuits and Systems - (ICECS 2009)\",\"volume\":\"19 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2009-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2009 16th IEEE International Conference on Electronics, Circuits and Systems - (ICECS 2009)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICECS.2009.5410777\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 16th IEEE International Conference on Electronics, Circuits and Systems - (ICECS 2009)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2009.5410777","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
摘要
提出了一种快速的穷举搜索块匹配算法(ESBMA)结构。所建议的体系结构具有具有31个处理元素(pe)的SIMD结构。该架构已经在Xilinx Virtex II FPGA XC2V3000-4上进行了原型化、仿真和合成。它的最大时钟频率为142.6 MHz,每秒可以处理超过414cif帧。该原型架构利用了Xilinx Virtex II FPGA XC2V3000-4中40%的寄存器位、15%的块ram和54%的lut。
A fast architecture for exhaustive search block matching algorithm with MPEG-4 applications
This paper presents a fast architecture for exhaustive search block matching algorithm (ESBMA). The proposed architecture has a SIMD structure with 31 processing elements (PEs). The proposed architecture has been prototyped, simulated and synthesized for the Xilinx Virtex II FPGA XC2V3000-4. It has a maximum clock frequency of 142.6 MHz that enables processing more than 41 4CIF frames per second. This prototyped architecture utilizes 40% of the register bits, 15% of the Block RAMs, and 54% of the LUTs in Xilinx Virtex II FPGA XC2V3000-4.