{"title":"UMTS和GSM Sigma-Delta A/D转换器低功耗抽取滤波器的ASIC实现","authors":"Chi Zhang, E. Ofner","doi":"10.1109/IWSDA.2007.4408364","DOIUrl":null,"url":null,"abstract":"This work proposes an ASIC implementation of low power non-recursive decimation filters in a GSM and UMTS dual mode sigma delta ADC. An alternative that saves 70% to 80% power consumption to the standard CIC approach is discussed here with a decimation factor of m-th power of two and m-th power of three. More research is done to find the break-even point between power consumption and silicon area for non-recursive and recursive architectures. The chip is fabricated in 0.35 mum CMOS and consumes 4.72 mW in GSM and 5.54 mW in UMTS mode, both at Vdd=2.5 V.","PeriodicalId":303512,"journal":{"name":"2007 3rd International Workshop on Signal Design and Its Applications in Communications","volume":"39 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-12-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"ASIC Implementation of Low Power Decimation Filter for UMTS and GSM Sigma-Delta A/D Converter\",\"authors\":\"Chi Zhang, E. Ofner\",\"doi\":\"10.1109/IWSDA.2007.4408364\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work proposes an ASIC implementation of low power non-recursive decimation filters in a GSM and UMTS dual mode sigma delta ADC. An alternative that saves 70% to 80% power consumption to the standard CIC approach is discussed here with a decimation factor of m-th power of two and m-th power of three. More research is done to find the break-even point between power consumption and silicon area for non-recursive and recursive architectures. The chip is fabricated in 0.35 mum CMOS and consumes 4.72 mW in GSM and 5.54 mW in UMTS mode, both at Vdd=2.5 V.\",\"PeriodicalId\":303512,\"journal\":{\"name\":\"2007 3rd International Workshop on Signal Design and Its Applications in Communications\",\"volume\":\"39 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-12-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 3rd International Workshop on Signal Design and Its Applications in Communications\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IWSDA.2007.4408364\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 3rd International Workshop on Signal Design and Its Applications in Communications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWSDA.2007.4408364","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
摘要
本工作提出了一种在GSM和UMTS双模σ δ ADC中实现低功耗非递归抽取滤波器的ASIC。本文讨论了一种比标准CIC方法节省70%至80%功耗的替代方案,其抽取因子为2的m次方和3的m次方。对于非递归和递归架构,更多的研究是为了找到功耗和硅面积之间的平衡点。该芯片采用0.35 μ m CMOS制造,在Vdd=2.5 V时,在GSM模式下消耗4.72 mW,在UMTS模式下消耗5.54 mW。
ASIC Implementation of Low Power Decimation Filter for UMTS and GSM Sigma-Delta A/D Converter
This work proposes an ASIC implementation of low power non-recursive decimation filters in a GSM and UMTS dual mode sigma delta ADC. An alternative that saves 70% to 80% power consumption to the standard CIC approach is discussed here with a decimation factor of m-th power of two and m-th power of three. More research is done to find the break-even point between power consumption and silicon area for non-recursive and recursive architectures. The chip is fabricated in 0.35 mum CMOS and consumes 4.72 mW in GSM and 5.54 mW in UMTS mode, both at Vdd=2.5 V.