{"title":"无结晶体管混合模式电路仿真及与CMOS逆变器的比较研究","authors":"N. M. Biju, M. Aswathy, R. Komaragiri","doi":"10.1109/ICACC.2013.99","DOIUrl":null,"url":null,"abstract":"Dual Gate Enhancement Mode Junction Field Effect Transistor (DG-JFET) are recognized as one of the possible choice to continue the scaling beyond the conventional limits. In this work, from device perspective, characteristics and inverter characteristics of DG-JFETs and Metal Oxide Semiconductor Field Effect Transistors(MOSFETs) are studied using mixed-mode simulations. The circuit simulation results show that enhancement mode DG-JFET inverters offer excellent ON/OFF performance and better noise margin at a power supply voltage of 0.65 V a requirement for ultra low voltage applications.","PeriodicalId":109537,"journal":{"name":"2013 Third International Conference on Advances in Computing and Communications","volume":"52 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-08-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Mixed Mode Circuit Simulation of a Junction-Less Transistor and a Comparative Study with CMOS Inverter\",\"authors\":\"N. M. Biju, M. Aswathy, R. Komaragiri\",\"doi\":\"10.1109/ICACC.2013.99\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Dual Gate Enhancement Mode Junction Field Effect Transistor (DG-JFET) are recognized as one of the possible choice to continue the scaling beyond the conventional limits. In this work, from device perspective, characteristics and inverter characteristics of DG-JFETs and Metal Oxide Semiconductor Field Effect Transistors(MOSFETs) are studied using mixed-mode simulations. The circuit simulation results show that enhancement mode DG-JFET inverters offer excellent ON/OFF performance and better noise margin at a power supply voltage of 0.65 V a requirement for ultra low voltage applications.\",\"PeriodicalId\":109537,\"journal\":{\"name\":\"2013 Third International Conference on Advances in Computing and Communications\",\"volume\":\"52 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-08-29\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 Third International Conference on Advances in Computing and Communications\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICACC.2013.99\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 Third International Conference on Advances in Computing and Communications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICACC.2013.99","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Mixed Mode Circuit Simulation of a Junction-Less Transistor and a Comparative Study with CMOS Inverter
Dual Gate Enhancement Mode Junction Field Effect Transistor (DG-JFET) are recognized as one of the possible choice to continue the scaling beyond the conventional limits. In this work, from device perspective, characteristics and inverter characteristics of DG-JFETs and Metal Oxide Semiconductor Field Effect Transistors(MOSFETs) are studied using mixed-mode simulations. The circuit simulation results show that enhancement mode DG-JFET inverters offer excellent ON/OFF performance and better noise margin at a power supply voltage of 0.65 V a requirement for ultra low voltage applications.