基于fpga的GSM数字下变频

Debarshi Datta, P. Mitra, H. Dutta
{"title":"基于fpga的GSM数字下变频","authors":"Debarshi Datta, P. Mitra, H. Dutta","doi":"10.1109/VLSIDCS47293.2020.9179939","DOIUrl":null,"url":null,"abstract":"The demand for digital down converter (DDC) is the cornerstone technology in software radio standard, which converts the frequency translation, especially in down-converted complex output. This paper briefs design and implementation of reconfigurable DDC that can process input bandwidth about 70MHz to 270 KHz to meet the specifications of Global System for Mobile (GSM) receiver. The proposed design consists of COordinate Rotation Digital Computer (CORDIC) processor and multi-rate decimation filters. By using CORDIC processor the design has achieved maximum spurious-free dynamic range (SFDR). Moreover, implementation of multi-rate decimation filter requires small hardware resources and improves the performance of the DDC design. The proposed DDC has been designed and tested on Xilinx Kintex-7 field programmable gate array (FPGA) board. The advantages of using this flexible DDC can produce a specific output. Experimental results show that the proposed DDC is operated on high processing speed with optimum area to provide cost effective solution in mobile application.","PeriodicalId":446218,"journal":{"name":"2020 IEEE VLSI DEVICE CIRCUIT AND SYSTEM (VLSI DCS)","volume":"74 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"FPGA-Based Digital Down Converter for GSM Application\",\"authors\":\"Debarshi Datta, P. Mitra, H. Dutta\",\"doi\":\"10.1109/VLSIDCS47293.2020.9179939\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The demand for digital down converter (DDC) is the cornerstone technology in software radio standard, which converts the frequency translation, especially in down-converted complex output. This paper briefs design and implementation of reconfigurable DDC that can process input bandwidth about 70MHz to 270 KHz to meet the specifications of Global System for Mobile (GSM) receiver. The proposed design consists of COordinate Rotation Digital Computer (CORDIC) processor and multi-rate decimation filters. By using CORDIC processor the design has achieved maximum spurious-free dynamic range (SFDR). Moreover, implementation of multi-rate decimation filter requires small hardware resources and improves the performance of the DDC design. The proposed DDC has been designed and tested on Xilinx Kintex-7 field programmable gate array (FPGA) board. The advantages of using this flexible DDC can produce a specific output. Experimental results show that the proposed DDC is operated on high processing speed with optimum area to provide cost effective solution in mobile application.\",\"PeriodicalId\":446218,\"journal\":{\"name\":\"2020 IEEE VLSI DEVICE CIRCUIT AND SYSTEM (VLSI DCS)\",\"volume\":\"74 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-07-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE VLSI DEVICE CIRCUIT AND SYSTEM (VLSI DCS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSIDCS47293.2020.9179939\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE VLSI DEVICE CIRCUIT AND SYSTEM (VLSI DCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIDCS47293.2020.9179939","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

对数字下变频(DDC)的需求是软件无线电标准的基础技术,它对频率转换,特别是对下变频复杂输出进行转换。本文简要介绍了一种可重构DDC的设计与实现,该DDC可以处理70MHz ~ 270khz的输入带宽,满足GSM (Global System for Mobile)接收机的要求。该设计由坐标旋转数字计算机(CORDIC)处理器和多速率抽取滤波器组成。采用CORDIC处理器实现了最大无杂散动态范围(SFDR)。此外,实现多速率抽取滤波器所需的硬件资源较少,提高了DDC设计的性能。所提出的DDC已在Xilinx Kintex-7现场可编程门阵列(FPGA)板上进行了设计和测试。使用这种灵活的DDC的优点是可以产生特定的输出。实验结果表明,所提出的DDC具有较高的处理速度和最优的面积,为移动应用提供了经济有效的解决方案。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
FPGA-Based Digital Down Converter for GSM Application
The demand for digital down converter (DDC) is the cornerstone technology in software radio standard, which converts the frequency translation, especially in down-converted complex output. This paper briefs design and implementation of reconfigurable DDC that can process input bandwidth about 70MHz to 270 KHz to meet the specifications of Global System for Mobile (GSM) receiver. The proposed design consists of COordinate Rotation Digital Computer (CORDIC) processor and multi-rate decimation filters. By using CORDIC processor the design has achieved maximum spurious-free dynamic range (SFDR). Moreover, implementation of multi-rate decimation filter requires small hardware resources and improves the performance of the DDC design. The proposed DDC has been designed and tested on Xilinx Kintex-7 field programmable gate array (FPGA) board. The advantages of using this flexible DDC can produce a specific output. Experimental results show that the proposed DDC is operated on high processing speed with optimum area to provide cost effective solution in mobile application.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信