{"title":"用于一般可靠性仿真的并发器件/电路老化","authors":"Haoyuan Jiang, Chenyue Ma, Lining Zhang, M. Chan","doi":"10.1109/ISICIR.2016.7829708","DOIUrl":null,"url":null,"abstract":"Continuous shrinking of design window for circuit reliability requires more accurate aging simulation tools. In this paper we describe one concurrent device/circuit aging method for general reliability simulations with improved accuracy. Several circuit reliability mechanisms under modern design concepts are described first, including the negative bias temperature instabilities (NBTI), the self-heating effect on reliability and the electromigration (EM) with design schemes such as dynamic voltage and frequency scaling. The aging simulation methodology currently being used is reviewed, which is inefficient in handling these emerging reliability problems. One possible solution, the dynamic time evolution method (DTEM), is introduced which supports the concurrent device and circuit aging simulations. It is shown that DTEM reproduces the complex reliability behaviors in the transistor level and provides a general framework for isolated or coupled reliability mechanisms in the circuit level.","PeriodicalId":159343,"journal":{"name":"2016 International Symposium on Integrated Circuits (ISIC)","volume":"55 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Concurrent device/circuit aging for general reliability simulations\",\"authors\":\"Haoyuan Jiang, Chenyue Ma, Lining Zhang, M. Chan\",\"doi\":\"10.1109/ISICIR.2016.7829708\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Continuous shrinking of design window for circuit reliability requires more accurate aging simulation tools. In this paper we describe one concurrent device/circuit aging method for general reliability simulations with improved accuracy. Several circuit reliability mechanisms under modern design concepts are described first, including the negative bias temperature instabilities (NBTI), the self-heating effect on reliability and the electromigration (EM) with design schemes such as dynamic voltage and frequency scaling. The aging simulation methodology currently being used is reviewed, which is inefficient in handling these emerging reliability problems. One possible solution, the dynamic time evolution method (DTEM), is introduced which supports the concurrent device and circuit aging simulations. It is shown that DTEM reproduces the complex reliability behaviors in the transistor level and provides a general framework for isolated or coupled reliability mechanisms in the circuit level.\",\"PeriodicalId\":159343,\"journal\":{\"name\":\"2016 International Symposium on Integrated Circuits (ISIC)\",\"volume\":\"55 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 International Symposium on Integrated Circuits (ISIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISICIR.2016.7829708\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International Symposium on Integrated Circuits (ISIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISICIR.2016.7829708","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Concurrent device/circuit aging for general reliability simulations
Continuous shrinking of design window for circuit reliability requires more accurate aging simulation tools. In this paper we describe one concurrent device/circuit aging method for general reliability simulations with improved accuracy. Several circuit reliability mechanisms under modern design concepts are described first, including the negative bias temperature instabilities (NBTI), the self-heating effect on reliability and the electromigration (EM) with design schemes such as dynamic voltage and frequency scaling. The aging simulation methodology currently being used is reviewed, which is inefficient in handling these emerging reliability problems. One possible solution, the dynamic time evolution method (DTEM), is introduced which supports the concurrent device and circuit aging simulations. It is shown that DTEM reproduces the complex reliability behaviors in the transistor level and provides a general framework for isolated or coupled reliability mechanisms in the circuit level.