{"title":"内存高效管道维特比解码器与前瞻性跟踪","authors":"Jung-Gi Baek, Sang-Hun Yoon, J. Chong","doi":"10.1109/ICECS.2001.957588","DOIUrl":null,"url":null,"abstract":"This paper presents a pipelined Viterbi decoder architecture with look-ahead Trace Back (TB). The pipelined architecture is one of the best choices for high throughput of the Viterbi decoder but requires high hardware complexity. The novel architecture is proposed to reduce the hardware complexity based on look-ahead TB concept in the Viterbi decoder. In the proposed architecture, the TB process is carried out at each stage instead of doing it after the definite stages. Thus, the novel architecture does not need the TB block in the conventional Viterbi decoder and has considerably less hardware complexity. Experimental results show that more than 60% memory can be reduced when the look-ahead TB architecture is used for Viterbi decoder with code rate R=1/2 and constraint length K=7.","PeriodicalId":141392,"journal":{"name":"ICECS 2001. 8th IEEE International Conference on Electronics, Circuits and Systems (Cat. No.01EX483)","volume":"99 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-09-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"Memory efficient pipelined Viterbi decoder with look-ahead trace back\",\"authors\":\"Jung-Gi Baek, Sang-Hun Yoon, J. Chong\",\"doi\":\"10.1109/ICECS.2001.957588\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a pipelined Viterbi decoder architecture with look-ahead Trace Back (TB). The pipelined architecture is one of the best choices for high throughput of the Viterbi decoder but requires high hardware complexity. The novel architecture is proposed to reduce the hardware complexity based on look-ahead TB concept in the Viterbi decoder. In the proposed architecture, the TB process is carried out at each stage instead of doing it after the definite stages. Thus, the novel architecture does not need the TB block in the conventional Viterbi decoder and has considerably less hardware complexity. Experimental results show that more than 60% memory can be reduced when the look-ahead TB architecture is used for Viterbi decoder with code rate R=1/2 and constraint length K=7.\",\"PeriodicalId\":141392,\"journal\":{\"name\":\"ICECS 2001. 8th IEEE International Conference on Electronics, Circuits and Systems (Cat. No.01EX483)\",\"volume\":\"99 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2001-09-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ICECS 2001. 8th IEEE International Conference on Electronics, Circuits and Systems (Cat. No.01EX483)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICECS.2001.957588\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICECS 2001. 8th IEEE International Conference on Electronics, Circuits and Systems (Cat. No.01EX483)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2001.957588","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Memory efficient pipelined Viterbi decoder with look-ahead trace back
This paper presents a pipelined Viterbi decoder architecture with look-ahead Trace Back (TB). The pipelined architecture is one of the best choices for high throughput of the Viterbi decoder but requires high hardware complexity. The novel architecture is proposed to reduce the hardware complexity based on look-ahead TB concept in the Viterbi decoder. In the proposed architecture, the TB process is carried out at each stage instead of doing it after the definite stages. Thus, the novel architecture does not need the TB block in the conventional Viterbi decoder and has considerably less hardware complexity. Experimental results show that more than 60% memory can be reduced when the look-ahead TB architecture is used for Viterbi decoder with code rate R=1/2 and constraint length K=7.