内存高效管道维特比解码器与前瞻性跟踪

Jung-Gi Baek, Sang-Hun Yoon, J. Chong
{"title":"内存高效管道维特比解码器与前瞻性跟踪","authors":"Jung-Gi Baek, Sang-Hun Yoon, J. Chong","doi":"10.1109/ICECS.2001.957588","DOIUrl":null,"url":null,"abstract":"This paper presents a pipelined Viterbi decoder architecture with look-ahead Trace Back (TB). The pipelined architecture is one of the best choices for high throughput of the Viterbi decoder but requires high hardware complexity. The novel architecture is proposed to reduce the hardware complexity based on look-ahead TB concept in the Viterbi decoder. In the proposed architecture, the TB process is carried out at each stage instead of doing it after the definite stages. Thus, the novel architecture does not need the TB block in the conventional Viterbi decoder and has considerably less hardware complexity. Experimental results show that more than 60% memory can be reduced when the look-ahead TB architecture is used for Viterbi decoder with code rate R=1/2 and constraint length K=7.","PeriodicalId":141392,"journal":{"name":"ICECS 2001. 8th IEEE International Conference on Electronics, Circuits and Systems (Cat. No.01EX483)","volume":"99 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-09-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"Memory efficient pipelined Viterbi decoder with look-ahead trace back\",\"authors\":\"Jung-Gi Baek, Sang-Hun Yoon, J. Chong\",\"doi\":\"10.1109/ICECS.2001.957588\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a pipelined Viterbi decoder architecture with look-ahead Trace Back (TB). The pipelined architecture is one of the best choices for high throughput of the Viterbi decoder but requires high hardware complexity. The novel architecture is proposed to reduce the hardware complexity based on look-ahead TB concept in the Viterbi decoder. In the proposed architecture, the TB process is carried out at each stage instead of doing it after the definite stages. Thus, the novel architecture does not need the TB block in the conventional Viterbi decoder and has considerably less hardware complexity. Experimental results show that more than 60% memory can be reduced when the look-ahead TB architecture is used for Viterbi decoder with code rate R=1/2 and constraint length K=7.\",\"PeriodicalId\":141392,\"journal\":{\"name\":\"ICECS 2001. 8th IEEE International Conference on Electronics, Circuits and Systems (Cat. No.01EX483)\",\"volume\":\"99 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2001-09-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ICECS 2001. 8th IEEE International Conference on Electronics, Circuits and Systems (Cat. No.01EX483)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICECS.2001.957588\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICECS 2001. 8th IEEE International Conference on Electronics, Circuits and Systems (Cat. No.01EX483)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2001.957588","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10

摘要

提出了一种具有前瞻性回溯(TB)的流水线式Viterbi解码器结构。流水线架构是实现Viterbi解码器高吞吐量的最佳选择之一,但对硬件复杂度要求较高。为了降低Viterbi解码器的硬件复杂度,提出了一种基于前瞻性TB概念的新架构。在建议的体系结构中,TB流程在每个阶段执行,而不是在确定的阶段之后执行。因此,新架构不需要传统Viterbi解码器中的TB块,并且大大降低了硬件复杂性。实验结果表明,对于码率R=1/2、约束长度K=7的Viterbi译码器,采用前瞻性TB架构可减少60%以上的内存。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Memory efficient pipelined Viterbi decoder with look-ahead trace back
This paper presents a pipelined Viterbi decoder architecture with look-ahead Trace Back (TB). The pipelined architecture is one of the best choices for high throughput of the Viterbi decoder but requires high hardware complexity. The novel architecture is proposed to reduce the hardware complexity based on look-ahead TB concept in the Viterbi decoder. In the proposed architecture, the TB process is carried out at each stage instead of doing it after the definite stages. Thus, the novel architecture does not need the TB block in the conventional Viterbi decoder and has considerably less hardware complexity. Experimental results show that more than 60% memory can be reduced when the look-ahead TB architecture is used for Viterbi decoder with code rate R=1/2 and constraint length K=7.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信