B. Dielacher, S. Schmölzer, T. Matthias, B. Považay, F. Bögelsack, R. Holly, T. Zenger, T. Uhrmann, B. Thallner
{"title":"先进封装和异构集成的数字光刻技术","authors":"B. Dielacher, S. Schmölzer, T. Matthias, B. Považay, F. Bögelsack, R. Holly, T. Zenger, T. Uhrmann, B. Thallner","doi":"10.1109/EPTC56328.2022.10013141","DOIUrl":null,"url":null,"abstract":"As heterogeneous integration is increasingly adopted for semiconductor development and innovation, back-end lithography requirements are growing. More redistribution layers (RDLs) within the package are driving the need for finer RDL line/spacing (L/S) as well as smaller critical dimensions for micro-bumps and micro-pillars. In this work, digital lithography was used to demonstrate an efficient dual damascene process implementation with respect to RDL and interconnect scaling. Multi-level exposure was used to reduce 50 % of lithographic steps and to allow for simultaneous generation of RDL and via structures without alignment. The results showed well-defined patterns with lateral dimensions < 5 µm which enable a new manufacturing scheme for the dual-damascene process with significant reduction in complexity and process time.","PeriodicalId":163034,"journal":{"name":"2022 IEEE 24th Electronics Packaging Technology Conference (EPTC)","volume":"84 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-12-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Digital Lithography for Advanced Packaging and Heterogenous Integration\",\"authors\":\"B. Dielacher, S. Schmölzer, T. Matthias, B. Považay, F. Bögelsack, R. Holly, T. Zenger, T. Uhrmann, B. Thallner\",\"doi\":\"10.1109/EPTC56328.2022.10013141\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"As heterogeneous integration is increasingly adopted for semiconductor development and innovation, back-end lithography requirements are growing. More redistribution layers (RDLs) within the package are driving the need for finer RDL line/spacing (L/S) as well as smaller critical dimensions for micro-bumps and micro-pillars. In this work, digital lithography was used to demonstrate an efficient dual damascene process implementation with respect to RDL and interconnect scaling. Multi-level exposure was used to reduce 50 % of lithographic steps and to allow for simultaneous generation of RDL and via structures without alignment. The results showed well-defined patterns with lateral dimensions < 5 µm which enable a new manufacturing scheme for the dual-damascene process with significant reduction in complexity and process time.\",\"PeriodicalId\":163034,\"journal\":{\"name\":\"2022 IEEE 24th Electronics Packaging Technology Conference (EPTC)\",\"volume\":\"84 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-12-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE 24th Electronics Packaging Technology Conference (EPTC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EPTC56328.2022.10013141\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE 24th Electronics Packaging Technology Conference (EPTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPTC56328.2022.10013141","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Digital Lithography for Advanced Packaging and Heterogenous Integration
As heterogeneous integration is increasingly adopted for semiconductor development and innovation, back-end lithography requirements are growing. More redistribution layers (RDLs) within the package are driving the need for finer RDL line/spacing (L/S) as well as smaller critical dimensions for micro-bumps and micro-pillars. In this work, digital lithography was used to demonstrate an efficient dual damascene process implementation with respect to RDL and interconnect scaling. Multi-level exposure was used to reduce 50 % of lithographic steps and to allow for simultaneous generation of RDL and via structures without alignment. The results showed well-defined patterns with lateral dimensions < 5 µm which enable a new manufacturing scheme for the dual-damascene process with significant reduction in complexity and process time.