通过实现预测逻辑避免动态时间误差

Gutti Naga Swetha, K. Bharath, B. Ganesh, P. Narasimhulu
{"title":"通过实现预测逻辑避免动态时间误差","authors":"Gutti Naga Swetha, K. Bharath, B. Ganesh, P. Narasimhulu","doi":"10.1109/ViTECoN58111.2023.10157358","DOIUrl":null,"url":null,"abstract":"In a flip-flop, the amount of time that elapses between the transitions of the data input and the active edge of the clock is referred to as the device's setup time. In the event that the data being submitted undergoes any changes while this time frame is active, the storage will not be accurate. This is referred to be a breach of the setup time. The minimal amount of time following the active edge of the clock during which data must remain steady is referred to as hold time. Hold time violations will result in the storing of inaccurate data. Techniques known as “time borrowing” are often used in the mitigation of timing mistakes in high performance architectures. The process of changing a flip-flop into a transparent latch on the fly so that time may be taken up by the subsequent stage and setup time violations can be avoided. Nonetheless, timing violations on continuous critical path (CCP) and critical feedback path (CFP) architectures might still occur as a result of their use. An example of a unique dynamic timing error avoidance (DTEA) approach is provided by a static timing analysis. This method begins by making an effort to eliminate timing errors by using the time borrowing technique. including characteristics such as dynamic clock stretching to make it possible for the circuit to run at a high-performance level. According to the results of the FPGA synthesis, the digital implementation of the structure has exceptionally outstanding performance.","PeriodicalId":407488,"journal":{"name":"2023 2nd International Conference on Vision Towards Emerging Trends in Communication and Networking Technologies (ViTECoN)","volume":"48 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-05-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Avoiding Dynamic Time Error by Implementing Prediction Logic\",\"authors\":\"Gutti Naga Swetha, K. Bharath, B. Ganesh, P. Narasimhulu\",\"doi\":\"10.1109/ViTECoN58111.2023.10157358\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In a flip-flop, the amount of time that elapses between the transitions of the data input and the active edge of the clock is referred to as the device's setup time. In the event that the data being submitted undergoes any changes while this time frame is active, the storage will not be accurate. This is referred to be a breach of the setup time. The minimal amount of time following the active edge of the clock during which data must remain steady is referred to as hold time. Hold time violations will result in the storing of inaccurate data. Techniques known as “time borrowing” are often used in the mitigation of timing mistakes in high performance architectures. The process of changing a flip-flop into a transparent latch on the fly so that time may be taken up by the subsequent stage and setup time violations can be avoided. Nonetheless, timing violations on continuous critical path (CCP) and critical feedback path (CFP) architectures might still occur as a result of their use. An example of a unique dynamic timing error avoidance (DTEA) approach is provided by a static timing analysis. This method begins by making an effort to eliminate timing errors by using the time borrowing technique. including characteristics such as dynamic clock stretching to make it possible for the circuit to run at a high-performance level. According to the results of the FPGA synthesis, the digital implementation of the structure has exceptionally outstanding performance.\",\"PeriodicalId\":407488,\"journal\":{\"name\":\"2023 2nd International Conference on Vision Towards Emerging Trends in Communication and Networking Technologies (ViTECoN)\",\"volume\":\"48 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-05-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 2nd International Conference on Vision Towards Emerging Trends in Communication and Networking Technologies (ViTECoN)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ViTECoN58111.2023.10157358\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 2nd International Conference on Vision Towards Emerging Trends in Communication and Networking Technologies (ViTECoN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ViTECoN58111.2023.10157358","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

在触发器中,在数据输入的转换和时钟的活动边缘之间所经过的时间量被称为设备的设置时间。在此时间框架处于活动状态时,如果提交的数据发生任何更改,则存储将不准确。这被认为违反了设置时间。在时钟的活动边缘之后,数据必须保持稳定的最小时间称为保持时间。违反保持时间将导致存储不准确的数据。称为“时间借用”的技术通常用于减轻高性能体系结构中的时间错误。动态地将触发器转换为透明锁存器的过程,以便后续阶段可以占用时间,并且可以避免违反设置时间。尽管如此,连续关键路径(CCP)和关键反馈路径(CFP)架构上的时间冲突仍然可能由于它们的使用而发生。通过静态时序分析提供了一种独特的动态时序误差避免(DTEA)方法的示例。该方法首先通过使用时间借用技术来努力消除计时错误。包括动态时钟拉伸等特性,使电路能够在高性能水平上运行。根据FPGA的综合结果,该结构的数字化实现具有异常突出的性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Avoiding Dynamic Time Error by Implementing Prediction Logic
In a flip-flop, the amount of time that elapses between the transitions of the data input and the active edge of the clock is referred to as the device's setup time. In the event that the data being submitted undergoes any changes while this time frame is active, the storage will not be accurate. This is referred to be a breach of the setup time. The minimal amount of time following the active edge of the clock during which data must remain steady is referred to as hold time. Hold time violations will result in the storing of inaccurate data. Techniques known as “time borrowing” are often used in the mitigation of timing mistakes in high performance architectures. The process of changing a flip-flop into a transparent latch on the fly so that time may be taken up by the subsequent stage and setup time violations can be avoided. Nonetheless, timing violations on continuous critical path (CCP) and critical feedback path (CFP) architectures might still occur as a result of their use. An example of a unique dynamic timing error avoidance (DTEA) approach is provided by a static timing analysis. This method begins by making an effort to eliminate timing errors by using the time borrowing technique. including characteristics such as dynamic clock stretching to make it possible for the circuit to run at a high-performance level. According to the results of the FPGA synthesis, the digital implementation of the structure has exceptionally outstanding performance.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信