嵌入式锁相环的验证

T. Egan, S. Mourad
{"title":"嵌入式锁相环的验证","authors":"T. Egan, S. Mourad","doi":"10.1109/ISQED.2001.915245","DOIUrl":null,"url":null,"abstract":"With the increasing use of Phase-locked loops (PLLs) embedded in FPGAs, ASICs, and System-On-Chip (SoC), there is a growing need for methods to verify, their operation. This paper describes a general and organized list that includes tests for lock, jitter, stability and modulation response. The list is offered as a guide to the verification and testing of an embedded PLL. For that reason it is presented in such a way as to allow the reader to determine the extent to which the verification will be carried out. The tests are covered from the easiest to the most complicated to perform, with the amount of information gathered increasing along with the complexity of the test. The paper also discusses the difference between observing a stand-alone PLL and an embedded PLL.","PeriodicalId":110117,"journal":{"name":"Proceedings of the IEEE 2001. 2nd International Symposium on Quality Electronic Design","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-03-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Verification of embedded phase-locked loops\",\"authors\":\"T. Egan, S. Mourad\",\"doi\":\"10.1109/ISQED.2001.915245\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With the increasing use of Phase-locked loops (PLLs) embedded in FPGAs, ASICs, and System-On-Chip (SoC), there is a growing need for methods to verify, their operation. This paper describes a general and organized list that includes tests for lock, jitter, stability and modulation response. The list is offered as a guide to the verification and testing of an embedded PLL. For that reason it is presented in such a way as to allow the reader to determine the extent to which the verification will be carried out. The tests are covered from the easiest to the most complicated to perform, with the amount of information gathered increasing along with the complexity of the test. The paper also discusses the difference between observing a stand-alone PLL and an embedded PLL.\",\"PeriodicalId\":110117,\"journal\":{\"name\":\"Proceedings of the IEEE 2001. 2nd International Symposium on Quality Electronic Design\",\"volume\":\"8 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2001-03-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the IEEE 2001. 2nd International Symposium on Quality Electronic Design\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISQED.2001.915245\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the IEEE 2001. 2nd International Symposium on Quality Electronic Design","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2001.915245","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

随着锁相环(pll)在fpga、asic和片上系统(SoC)中的应用越来越多,越来越需要验证其操作的方法。本文描述了一个通用的、有组织的列表,包括锁、抖动、稳定性和调制响应的测试。该列表提供了一个嵌入式锁相环的验证和测试指南。出于这个原因,它以这样一种方式呈现,使读者能够确定将在多大程度上进行验证。这些测试涵盖了从最简单到最复杂的测试,所收集的信息量随着测试的复杂性而增加。本文还讨论了观测独立锁相环和嵌入式锁相环的区别。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Verification of embedded phase-locked loops
With the increasing use of Phase-locked loops (PLLs) embedded in FPGAs, ASICs, and System-On-Chip (SoC), there is a growing need for methods to verify, their operation. This paper describes a general and organized list that includes tests for lock, jitter, stability and modulation response. The list is offered as a guide to the verification and testing of an embedded PLL. For that reason it is presented in such a way as to allow the reader to determine the extent to which the verification will be carried out. The tests are covered from the easiest to the most complicated to perform, with the amount of information gathered increasing along with the complexity of the test. The paper also discusses the difference between observing a stand-alone PLL and an embedded PLL.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信