由噪声DPLL时钟源引起的adc采样误差的混合信号补偿

Hao Zheng, Eric Thompson, J. Hogan, Daniel O’Hare
{"title":"由噪声DPLL时钟源引起的adc采样误差的混合信号补偿","authors":"Hao Zheng, Eric Thompson, J. Hogan, Daniel O’Hare","doi":"10.1109/NEWCAS50681.2021.9462737","DOIUrl":null,"url":null,"abstract":"This paper proposes a method to compensate for sampling errors in ADCs when a noisy digital phase locked-loop (DPLL) is used as the clock source. MATLAB Simulink models are used to create a time domain DPLL model with accurate Phase Noise. Time-to-digital converter (TDC) of the locked DPLL provides an estimate of jitter which is used with an analog differentiator to provide an estimate of the ADC sampling error. An improved compensation allows the ADC effective number of bits at high frequency to be improved from 2 bits to 6 bits.","PeriodicalId":373745,"journal":{"name":"2021 19th IEEE International New Circuits and Systems Conference (NEWCAS)","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-06-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Mixed signal compensation of sampling errors in ADCs due to noisy DPLL clock sources\",\"authors\":\"Hao Zheng, Eric Thompson, J. Hogan, Daniel O’Hare\",\"doi\":\"10.1109/NEWCAS50681.2021.9462737\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper proposes a method to compensate for sampling errors in ADCs when a noisy digital phase locked-loop (DPLL) is used as the clock source. MATLAB Simulink models are used to create a time domain DPLL model with accurate Phase Noise. Time-to-digital converter (TDC) of the locked DPLL provides an estimate of jitter which is used with an analog differentiator to provide an estimate of the ADC sampling error. An improved compensation allows the ADC effective number of bits at high frequency to be improved from 2 bits to 6 bits.\",\"PeriodicalId\":373745,\"journal\":{\"name\":\"2021 19th IEEE International New Circuits and Systems Conference (NEWCAS)\",\"volume\":\"12 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-06-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 19th IEEE International New Circuits and Systems Conference (NEWCAS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NEWCAS50681.2021.9462737\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 19th IEEE International New Circuits and Systems Conference (NEWCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NEWCAS50681.2021.9462737","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

提出了一种以带噪声数字锁相环(DPLL)作为时钟源时补偿adc采样误差的方法。利用MATLAB Simulink模型建立了具有精确相位噪声的时域DPLL模型。锁定DPLL的时间-数字转换器(TDC)提供抖动的估计,该估计与模拟微分器一起使用,以提供ADC采样误差的估计。改进的补偿允许ADC在高频时的有效位数从2位提高到6位。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Mixed signal compensation of sampling errors in ADCs due to noisy DPLL clock sources
This paper proposes a method to compensate for sampling errors in ADCs when a noisy digital phase locked-loop (DPLL) is used as the clock source. MATLAB Simulink models are used to create a time domain DPLL model with accurate Phase Noise. Time-to-digital converter (TDC) of the locked DPLL provides an estimate of jitter which is used with an analog differentiator to provide an estimate of the ADC sampling error. An improved compensation allows the ADC effective number of bits at high frequency to be improved from 2 bits to 6 bits.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信