R. Philhower, J. Van Etten, K. Nah, C.J. Loy, C. Maier, P. Campbell, H.J. Grueb, P. Li, W. Liu, T. Lu, J. McDonald
{"title":"高介电常数绝缘体在WSI和晶圆级混合多芯片模块中的旁路电容应用","authors":"R. Philhower, J. Van Etten, K. Nah, C.J. Loy, C. Maier, P. Campbell, H.J. Grueb, P. Li, W. Liu, T. Lu, J. McDonald","doi":"10.1109/ICWSI.1993.255246","DOIUrl":null,"url":null,"abstract":"The exceptionally large amounts of bypass-capacitance requirements of wafer scale integration (WSI) and wafer scale hybrid packaging/multichip module (WSHP/MCM) based systems operating at state-of-the-art switching speeds are explored. The capacitance required may become considerably larger than can be obtained by simply making thin-oxide-metal-plate capacitors unless alternate design styles which exhibit less switching noise are adopted for the circuits employed. Some of the criteria for picking the value of the bypass capacitance are examined, together with techniques for introducing high-dielectric-constant materials into the processing of the semiconductor substrates. The possibility of depositing thin layers of amorphous BaTiO/sub 3/ at low temperature to form a reliable, pin-hole free dielectric for bypass capacitance by use of ionized cluster beam techniques is explored. Deposition of the amorphous material on both metal and semiconductor substrates is possible.<<ETX>>","PeriodicalId":377227,"journal":{"name":"1993 Proceedings Fifth Annual IEEE International Conference on Wafer Scale Integration","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1993-01-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Use of high dielectric constant insulators for bypass capacitance in WSI and wafer scale hybrid multichip modules\",\"authors\":\"R. Philhower, J. Van Etten, K. Nah, C.J. Loy, C. Maier, P. Campbell, H.J. Grueb, P. Li, W. Liu, T. Lu, J. McDonald\",\"doi\":\"10.1109/ICWSI.1993.255246\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The exceptionally large amounts of bypass-capacitance requirements of wafer scale integration (WSI) and wafer scale hybrid packaging/multichip module (WSHP/MCM) based systems operating at state-of-the-art switching speeds are explored. The capacitance required may become considerably larger than can be obtained by simply making thin-oxide-metal-plate capacitors unless alternate design styles which exhibit less switching noise are adopted for the circuits employed. Some of the criteria for picking the value of the bypass capacitance are examined, together with techniques for introducing high-dielectric-constant materials into the processing of the semiconductor substrates. The possibility of depositing thin layers of amorphous BaTiO/sub 3/ at low temperature to form a reliable, pin-hole free dielectric for bypass capacitance by use of ionized cluster beam techniques is explored. Deposition of the amorphous material on both metal and semiconductor substrates is possible.<<ETX>>\",\"PeriodicalId\":377227,\"journal\":{\"name\":\"1993 Proceedings Fifth Annual IEEE International Conference on Wafer Scale Integration\",\"volume\":\"19 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1993-01-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"1993 Proceedings Fifth Annual IEEE International Conference on Wafer Scale Integration\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICWSI.1993.255246\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"1993 Proceedings Fifth Annual IEEE International Conference on Wafer Scale Integration","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICWSI.1993.255246","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Use of high dielectric constant insulators for bypass capacitance in WSI and wafer scale hybrid multichip modules
The exceptionally large amounts of bypass-capacitance requirements of wafer scale integration (WSI) and wafer scale hybrid packaging/multichip module (WSHP/MCM) based systems operating at state-of-the-art switching speeds are explored. The capacitance required may become considerably larger than can be obtained by simply making thin-oxide-metal-plate capacitors unless alternate design styles which exhibit less switching noise are adopted for the circuits employed. Some of the criteria for picking the value of the bypass capacitance are examined, together with techniques for introducing high-dielectric-constant materials into the processing of the semiconductor substrates. The possibility of depositing thin layers of amorphous BaTiO/sub 3/ at low temperature to form a reliable, pin-hole free dielectric for bypass capacitance by use of ionized cluster beam techniques is explored. Deposition of the amorphous material on both metal and semiconductor substrates is possible.<>