{"title":"用于高密度dram的单元晶体管可扩展阵列架构","authors":"D. Takashima, H. Nakano","doi":"10.1109/VLSIC.2001.934185","DOIUrl":null,"url":null,"abstract":"The limitation of DRAM cell transistor scalability is a severe problem in scaled DRAMs. A DRAM requires thicker gate oxide than that in logic LSIs, because a high wordline voltage must be applied to a memory cell transistor in order to write \"1\" data into the cell capacitor via the cell transistor. A new DRAM array architecture for scaled DRAMs is proposed. This scheme reduces stress bias for cell transistors, and enables the cell transistor to shrink without speed penalty.","PeriodicalId":346869,"journal":{"name":"2001 Symposium on VLSI Circuits. Digest of Technical Papers (IEEE Cat. No.01CH37185)","volume":"145 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-06-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A cell transistor scalable array architecture for high-density DRAMs\",\"authors\":\"D. Takashima, H. Nakano\",\"doi\":\"10.1109/VLSIC.2001.934185\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The limitation of DRAM cell transistor scalability is a severe problem in scaled DRAMs. A DRAM requires thicker gate oxide than that in logic LSIs, because a high wordline voltage must be applied to a memory cell transistor in order to write \\\"1\\\" data into the cell capacitor via the cell transistor. A new DRAM array architecture for scaled DRAMs is proposed. This scheme reduces stress bias for cell transistors, and enables the cell transistor to shrink without speed penalty.\",\"PeriodicalId\":346869,\"journal\":{\"name\":\"2001 Symposium on VLSI Circuits. Digest of Technical Papers (IEEE Cat. No.01CH37185)\",\"volume\":\"145 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2001-06-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2001 Symposium on VLSI Circuits. Digest of Technical Papers (IEEE Cat. No.01CH37185)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSIC.2001.934185\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2001 Symposium on VLSI Circuits. Digest of Technical Papers (IEEE Cat. No.01CH37185)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIC.2001.934185","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A cell transistor scalable array architecture for high-density DRAMs
The limitation of DRAM cell transistor scalability is a severe problem in scaled DRAMs. A DRAM requires thicker gate oxide than that in logic LSIs, because a high wordline voltage must be applied to a memory cell transistor in order to write "1" data into the cell capacitor via the cell transistor. A new DRAM array architecture for scaled DRAMs is proposed. This scheme reduces stress bias for cell transistors, and enables the cell transistor to shrink without speed penalty.