基于D/PLL的2.7 gb /s时钟数据恢复电路

You-Sheng Lin, Miao-Shan Li, Ching-Yuan Yang
{"title":"基于D/PLL的2.7 gb /s时钟数据恢复电路","authors":"You-Sheng Lin, Miao-Shan Li, Ching-Yuan Yang","doi":"10.1109/SOCC46988.2019.1570548362","DOIUrl":null,"url":null,"abstract":"In the paper, a 3Gb/s clock and data recovery (CDR) is presented for high-speed embedded-clock interconnects in LCD drivers. The CDR consists of a decision circuit for realizing regeneration, and a clock recovery circuit for realizing retiming. The proposed CDR combines the delay-locked and phase-locked loops to improve the jitter peaking. Implemented in 0.18-$\\mu$m CMOS technology, the recovered clocks have 5.27ps peak-to-peak jitter at 100MHz clock frequency, and the recovered data have 5.34ps peak-to-peak jitter at 2.7-Gb/s data rate. This work consumes 72.52mW with 1.8V power supply.","PeriodicalId":253998,"journal":{"name":"2019 32nd IEEE International System-on-Chip Conference (SOCC)","volume":"200 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A 2.7-Gb/s Clock and Data Recovery Circuit Based on D/PLL\",\"authors\":\"You-Sheng Lin, Miao-Shan Li, Ching-Yuan Yang\",\"doi\":\"10.1109/SOCC46988.2019.1570548362\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In the paper, a 3Gb/s clock and data recovery (CDR) is presented for high-speed embedded-clock interconnects in LCD drivers. The CDR consists of a decision circuit for realizing regeneration, and a clock recovery circuit for realizing retiming. The proposed CDR combines the delay-locked and phase-locked loops to improve the jitter peaking. Implemented in 0.18-$\\\\mu$m CMOS technology, the recovered clocks have 5.27ps peak-to-peak jitter at 100MHz clock frequency, and the recovered data have 5.34ps peak-to-peak jitter at 2.7-Gb/s data rate. This work consumes 72.52mW with 1.8V power supply.\",\"PeriodicalId\":253998,\"journal\":{\"name\":\"2019 32nd IEEE International System-on-Chip Conference (SOCC)\",\"volume\":\"200 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 32nd IEEE International System-on-Chip Conference (SOCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SOCC46988.2019.1570548362\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 32nd IEEE International System-on-Chip Conference (SOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOCC46988.2019.1570548362","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本文提出了一种用于LCD驱动中高速嵌入式时钟互连的3Gb/s时钟和数据恢复(CDR)方案。CDR由实现再生的决策电路和实现重定时的时钟恢复电路组成。提出的CDR结合了锁相环和延迟环来改善抖动峰值。在0.18-$\mu$m CMOS技术中实现,在100MHz时钟频率下恢复的时钟具有5.27ps的峰值抖动,在2.7 gb /s数据速率下恢复的数据具有5.34ps的峰值抖动。本工作功耗为72.52mW,电源为1.8V。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A 2.7-Gb/s Clock and Data Recovery Circuit Based on D/PLL
In the paper, a 3Gb/s clock and data recovery (CDR) is presented for high-speed embedded-clock interconnects in LCD drivers. The CDR consists of a decision circuit for realizing regeneration, and a clock recovery circuit for realizing retiming. The proposed CDR combines the delay-locked and phase-locked loops to improve the jitter peaking. Implemented in 0.18-$\mu$m CMOS technology, the recovered clocks have 5.27ps peak-to-peak jitter at 100MHz clock frequency, and the recovered data have 5.34ps peak-to-peak jitter at 2.7-Gb/s data rate. This work consumes 72.52mW with 1.8V power supply.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信