{"title":"基于D/PLL的2.7 gb /s时钟数据恢复电路","authors":"You-Sheng Lin, Miao-Shan Li, Ching-Yuan Yang","doi":"10.1109/SOCC46988.2019.1570548362","DOIUrl":null,"url":null,"abstract":"In the paper, a 3Gb/s clock and data recovery (CDR) is presented for high-speed embedded-clock interconnects in LCD drivers. The CDR consists of a decision circuit for realizing regeneration, and a clock recovery circuit for realizing retiming. The proposed CDR combines the delay-locked and phase-locked loops to improve the jitter peaking. Implemented in 0.18-$\\mu$m CMOS technology, the recovered clocks have 5.27ps peak-to-peak jitter at 100MHz clock frequency, and the recovered data have 5.34ps peak-to-peak jitter at 2.7-Gb/s data rate. This work consumes 72.52mW with 1.8V power supply.","PeriodicalId":253998,"journal":{"name":"2019 32nd IEEE International System-on-Chip Conference (SOCC)","volume":"200 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A 2.7-Gb/s Clock and Data Recovery Circuit Based on D/PLL\",\"authors\":\"You-Sheng Lin, Miao-Shan Li, Ching-Yuan Yang\",\"doi\":\"10.1109/SOCC46988.2019.1570548362\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In the paper, a 3Gb/s clock and data recovery (CDR) is presented for high-speed embedded-clock interconnects in LCD drivers. The CDR consists of a decision circuit for realizing regeneration, and a clock recovery circuit for realizing retiming. The proposed CDR combines the delay-locked and phase-locked loops to improve the jitter peaking. Implemented in 0.18-$\\\\mu$m CMOS technology, the recovered clocks have 5.27ps peak-to-peak jitter at 100MHz clock frequency, and the recovered data have 5.34ps peak-to-peak jitter at 2.7-Gb/s data rate. This work consumes 72.52mW with 1.8V power supply.\",\"PeriodicalId\":253998,\"journal\":{\"name\":\"2019 32nd IEEE International System-on-Chip Conference (SOCC)\",\"volume\":\"200 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 32nd IEEE International System-on-Chip Conference (SOCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SOCC46988.2019.1570548362\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 32nd IEEE International System-on-Chip Conference (SOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOCC46988.2019.1570548362","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A 2.7-Gb/s Clock and Data Recovery Circuit Based on D/PLL
In the paper, a 3Gb/s clock and data recovery (CDR) is presented for high-speed embedded-clock interconnects in LCD drivers. The CDR consists of a decision circuit for realizing regeneration, and a clock recovery circuit for realizing retiming. The proposed CDR combines the delay-locked and phase-locked loops to improve the jitter peaking. Implemented in 0.18-$\mu$m CMOS technology, the recovered clocks have 5.27ps peak-to-peak jitter at 100MHz clock frequency, and the recovered data have 5.34ps peak-to-peak jitter at 2.7-Gb/s data rate. This work consumes 72.52mW with 1.8V power supply.