{"title":"使用V坡道和J坡道测试方法监测栅极氧化物质量的晶圆级可靠性程序","authors":"L. Lie, A. Kapoor","doi":"10.1109/IRWS.1995.493584","DOIUrl":null,"url":null,"abstract":"Comparison between voltage ramp and current ramp test methods in detecting low level oxide defects is presented. Besides test conditions, such as voltage or current ramp rate, initial stress voltage or current density, gate oxide area, which are already known to be determining factors, several other factors are shown in this paper to impact defect density as measured by J ramp and V ramp test methods. These factors are: gate oxide thickness, test structure layout, types of test structures, and wafer processing.","PeriodicalId":355898,"journal":{"name":"IEEE 1995 International Integrated Reliability Workshop. Final Report","volume":"77 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-10-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Wafer level reliability procedures to monitor gate oxide quality using V ramp and J ramp test methodology\",\"authors\":\"L. Lie, A. Kapoor\",\"doi\":\"10.1109/IRWS.1995.493584\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Comparison between voltage ramp and current ramp test methods in detecting low level oxide defects is presented. Besides test conditions, such as voltage or current ramp rate, initial stress voltage or current density, gate oxide area, which are already known to be determining factors, several other factors are shown in this paper to impact defect density as measured by J ramp and V ramp test methods. These factors are: gate oxide thickness, test structure layout, types of test structures, and wafer processing.\",\"PeriodicalId\":355898,\"journal\":{\"name\":\"IEEE 1995 International Integrated Reliability Workshop. Final Report\",\"volume\":\"77 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1995-10-22\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE 1995 International Integrated Reliability Workshop. Final Report\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IRWS.1995.493584\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE 1995 International Integrated Reliability Workshop. Final Report","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRWS.1995.493584","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Wafer level reliability procedures to monitor gate oxide quality using V ramp and J ramp test methodology
Comparison between voltage ramp and current ramp test methods in detecting low level oxide defects is presented. Besides test conditions, such as voltage or current ramp rate, initial stress voltage or current density, gate oxide area, which are already known to be determining factors, several other factors are shown in this paper to impact defect density as measured by J ramp and V ramp test methods. These factors are: gate oxide thickness, test structure layout, types of test structures, and wafer processing.