{"title":"采用数据对齐方法的自定时波流水加法器","authors":"B. Lim, Jin-Ku Kang","doi":"10.1109/APASIC.2000.896912","DOIUrl":null,"url":null,"abstract":"A 32 bit wave pipelined adder circuitry using static CMOS plus data aligning logic is presented. The self-timed wave pipelining algorithm was implemented in the circuit design. The data aligning logic in the algorithm consisted of the double edge triggered flip-flop detecting the slowest arrived signal, the aligning signal generator and latches. Using the algorithm, the delay variation of the signals at the output of the 32 bit adder could be controlled under 130 ps rather than 766 ps in a conventional adder. The circuit operates at a data rate of 800 M/bps using 0.25 /spl mu/m CMOS technology with a 2.5 V supply voltage.","PeriodicalId":313978,"journal":{"name":"Proceedings of Second IEEE Asia Pacific Conference on ASICs. AP-ASIC 2000 (Cat. No.00EX434)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-08-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":"{\"title\":\"A self-timed wave pipelined adder using data align method\",\"authors\":\"B. Lim, Jin-Ku Kang\",\"doi\":\"10.1109/APASIC.2000.896912\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A 32 bit wave pipelined adder circuitry using static CMOS plus data aligning logic is presented. The self-timed wave pipelining algorithm was implemented in the circuit design. The data aligning logic in the algorithm consisted of the double edge triggered flip-flop detecting the slowest arrived signal, the aligning signal generator and latches. Using the algorithm, the delay variation of the signals at the output of the 32 bit adder could be controlled under 130 ps rather than 766 ps in a conventional adder. The circuit operates at a data rate of 800 M/bps using 0.25 /spl mu/m CMOS technology with a 2.5 V supply voltage.\",\"PeriodicalId\":313978,\"journal\":{\"name\":\"Proceedings of Second IEEE Asia Pacific Conference on ASICs. AP-ASIC 2000 (Cat. No.00EX434)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-08-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"8\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of Second IEEE Asia Pacific Conference on ASICs. AP-ASIC 2000 (Cat. No.00EX434)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/APASIC.2000.896912\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of Second IEEE Asia Pacific Conference on ASICs. AP-ASIC 2000 (Cat. No.00EX434)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APASIC.2000.896912","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8
摘要
提出了一种采用静态CMOS加数据对齐逻辑的32位波流水加法器电路。在电路设计中实现了自定时波流水线算法。算法中的数据对齐逻辑由检测最慢到达信号的双边触发触发器、对齐信号发生器和锁存器组成。利用该算法,可以将32位加法器输出信号的延迟变化控制在130 ps以下,而不是传统加法器的766 ps。该电路采用0.25 /spl mu/ M CMOS技术,在2.5 V电源电压下以800 M/bps的数据速率工作。
A self-timed wave pipelined adder using data align method
A 32 bit wave pipelined adder circuitry using static CMOS plus data aligning logic is presented. The self-timed wave pipelining algorithm was implemented in the circuit design. The data aligning logic in the algorithm consisted of the double edge triggered flip-flop detecting the slowest arrived signal, the aligning signal generator and latches. Using the algorithm, the delay variation of the signals at the output of the 32 bit adder could be controlled under 130 ps rather than 766 ps in a conventional adder. The circuit operates at a data rate of 800 M/bps using 0.25 /spl mu/m CMOS technology with a 2.5 V supply voltage.