用于信号占空比调整的90 μW, 2.5 GHz高线性可编程延迟单元

Tobias Schirmer, M. Khafaji, Jan Plíva, F. Ellinger
{"title":"用于信号占空比调整的90 μW, 2.5 GHz高线性可编程延迟单元","authors":"Tobias Schirmer, M. Khafaji, Jan Plíva, F. Ellinger","doi":"10.1109/SOCC46988.2019.1570558550","DOIUrl":null,"url":null,"abstract":"In this paper we introduce the design of a 2.5GHz low power CMOS inverter based 4-bit programmable delay cell with high linearity. The circuit is designed and optimized for the use in high-speed current-steering digital-to-analog converters. The basic architecture consists of a current-starved CMOS inverter delay element and a linear 4-bit digital-to-analog converter providing the reference current for the delay element. In addition, an analog low power pre-distortion circuit has been implemented which is modulating the output current of the DAC to compensate for the inherent nonlinearity of the delay element. Thus, the major drawback of state-of-the-art low power CMOS inverter based delay elements has been significantly mitigated whereas the power consumption is still 25 times less than for shunt-capacitor based architectures with comparable linearity. The delay cell including reference current generation and pre-distortion of the reference current only consumes 90 $\\mu W$ and is therefore well suited for low power applications. The proposed delay cell is implemented along with a CMOS pseudo-random bit sequence (PRBS) generator and a retiming flip-flop for providing a test data sequence at the input. Furthermore, a ${(50 \\Omega)}$ impedance matched buffer circuit has been implemented to measure the exact undistorted waveforms of the delay element at the output. The system is implemented and fabricated in a 22nm FD-SOI CMOS process.","PeriodicalId":253998,"journal":{"name":"2019 32nd IEEE International System-on-Chip Conference (SOCC)","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A 90 μW, 2.5 GHz high linearity programmable delay cell for signal duty-cycle adjustment\",\"authors\":\"Tobias Schirmer, M. Khafaji, Jan Plíva, F. Ellinger\",\"doi\":\"10.1109/SOCC46988.2019.1570558550\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper we introduce the design of a 2.5GHz low power CMOS inverter based 4-bit programmable delay cell with high linearity. The circuit is designed and optimized for the use in high-speed current-steering digital-to-analog converters. The basic architecture consists of a current-starved CMOS inverter delay element and a linear 4-bit digital-to-analog converter providing the reference current for the delay element. In addition, an analog low power pre-distortion circuit has been implemented which is modulating the output current of the DAC to compensate for the inherent nonlinearity of the delay element. Thus, the major drawback of state-of-the-art low power CMOS inverter based delay elements has been significantly mitigated whereas the power consumption is still 25 times less than for shunt-capacitor based architectures with comparable linearity. The delay cell including reference current generation and pre-distortion of the reference current only consumes 90 $\\\\mu W$ and is therefore well suited for low power applications. The proposed delay cell is implemented along with a CMOS pseudo-random bit sequence (PRBS) generator and a retiming flip-flop for providing a test data sequence at the input. Furthermore, a ${(50 \\\\Omega)}$ impedance matched buffer circuit has been implemented to measure the exact undistorted waveforms of the delay element at the output. The system is implemented and fabricated in a 22nm FD-SOI CMOS process.\",\"PeriodicalId\":253998,\"journal\":{\"name\":\"2019 32nd IEEE International System-on-Chip Conference (SOCC)\",\"volume\":\"22 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 32nd IEEE International System-on-Chip Conference (SOCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SOCC46988.2019.1570558550\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 32nd IEEE International System-on-Chip Conference (SOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOCC46988.2019.1570558550","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文介绍了一种基于4位高线性度可编程延迟单元的2.5GHz低功耗CMOS逆变器的设计。该电路是为高速电流转向数模转换器而设计和优化的。基本架构由一个电流匮乏的CMOS逆变器延迟元件和一个为延迟元件提供参考电流的线性4位数模转换器组成。此外,还实现了一个模拟低功率预失真电路,该电路对DAC的输出电流进行调制,以补偿延迟元件固有的非线性。因此,基于最先进的低功耗CMOS逆变器的延迟元件的主要缺点已得到显著缓解,而功耗仍然比具有相当线性度的基于并联电容器的架构低25倍。包含参考电流产生和参考电流预失真的延迟单元仅消耗90 $\mu W$,因此非常适合低功耗应用。所提出的延迟单元与CMOS伪随机位序列(PRBS)发生器和用于在输入端提供测试数据序列的重定时触发器一起实现。此外,还实现了${(50 \Omega)}$阻抗匹配缓冲电路,以测量输出端的延迟元件的精确无失真波形。该系统采用22nm FD-SOI CMOS工艺实现和制造。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A 90 μW, 2.5 GHz high linearity programmable delay cell for signal duty-cycle adjustment
In this paper we introduce the design of a 2.5GHz low power CMOS inverter based 4-bit programmable delay cell with high linearity. The circuit is designed and optimized for the use in high-speed current-steering digital-to-analog converters. The basic architecture consists of a current-starved CMOS inverter delay element and a linear 4-bit digital-to-analog converter providing the reference current for the delay element. In addition, an analog low power pre-distortion circuit has been implemented which is modulating the output current of the DAC to compensate for the inherent nonlinearity of the delay element. Thus, the major drawback of state-of-the-art low power CMOS inverter based delay elements has been significantly mitigated whereas the power consumption is still 25 times less than for shunt-capacitor based architectures with comparable linearity. The delay cell including reference current generation and pre-distortion of the reference current only consumes 90 $\mu W$ and is therefore well suited for low power applications. The proposed delay cell is implemented along with a CMOS pseudo-random bit sequence (PRBS) generator and a retiming flip-flop for providing a test data sequence at the input. Furthermore, a ${(50 \Omega)}$ impedance matched buffer circuit has been implemented to measure the exact undistorted waveforms of the delay element at the output. The system is implemented and fabricated in a 22nm FD-SOI CMOS process.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信