仿真环境下的全合成延迟单元设计

Tee Kok Khim, Lim Thiam Ern
{"title":"仿真环境下的全合成延迟单元设计","authors":"Tee Kok Khim, Lim Thiam Ern","doi":"10.1109/ACQED.2012.6320511","DOIUrl":null,"url":null,"abstract":"This paper presents two fully synthesizable and emulation friendly delay cell designs that the authors have successfully implemented in a real emulation environment. Due to the analog nature of delay logics, none of the commercial emulators were able to support the actual delay behavior. Thus, manual additions of register were needed for each customized scenario. The effort required is huge and highly dependent on the complexity of the design. Both of these designs use conventional clock synchronous flip flops and simple logic gates to construct emulation friendly delay cell modules. The first design was constructed to support asynchronous based inputs while the latter design is capable of supporting various types of clock signals. Both of these two proposed designs have two parameters settings. The first parameter is used to configure the multiplier value of intended delay while the second parameter is used to configure the width of the input and output ports. These designs also require a reference clock, reset signal and user input to be connected to their input ports as well. The output from these designs is a delayed version of the user input. Finally the functionality of these designs have been verified on both simulation and emulation platforms.","PeriodicalId":161858,"journal":{"name":"2012 4th Asia Symposium on Quality Electronic Design (ASQED)","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-07-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Fully synthesizable delay cell design for emulation environment\",\"authors\":\"Tee Kok Khim, Lim Thiam Ern\",\"doi\":\"10.1109/ACQED.2012.6320511\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents two fully synthesizable and emulation friendly delay cell designs that the authors have successfully implemented in a real emulation environment. Due to the analog nature of delay logics, none of the commercial emulators were able to support the actual delay behavior. Thus, manual additions of register were needed for each customized scenario. The effort required is huge and highly dependent on the complexity of the design. Both of these designs use conventional clock synchronous flip flops and simple logic gates to construct emulation friendly delay cell modules. The first design was constructed to support asynchronous based inputs while the latter design is capable of supporting various types of clock signals. Both of these two proposed designs have two parameters settings. The first parameter is used to configure the multiplier value of intended delay while the second parameter is used to configure the width of the input and output ports. These designs also require a reference clock, reset signal and user input to be connected to their input ports as well. The output from these designs is a delayed version of the user input. Finally the functionality of these designs have been verified on both simulation and emulation platforms.\",\"PeriodicalId\":161858,\"journal\":{\"name\":\"2012 4th Asia Symposium on Quality Electronic Design (ASQED)\",\"volume\":\"30 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-07-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 4th Asia Symposium on Quality Electronic Design (ASQED)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ACQED.2012.6320511\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 4th Asia Symposium on Quality Electronic Design (ASQED)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ACQED.2012.6320511","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文提出了两种完全可合成且仿真友好的延迟单元设计,并在实际仿真环境中成功实现。由于延迟逻辑的模拟性质,没有一个商业模拟器能够支持实际的延迟行为。因此,每个定制的场景都需要手动添加寄存器。所需的工作量是巨大的,并且高度依赖于设计的复杂性。这两种设计都使用传统的时钟同步触发器和简单的逻辑门来构建仿真友好的延迟单元模块。第一种设计是为了支持基于异步的输入,而后一种设计能够支持各种类型的时钟信号。这两种设计方案都有两个参数设置。第一个参数用于配置预期延迟的乘法器值,而第二个参数用于配置输入和输出端口的宽度。这些设计还需要参考时钟、复位信号和用户输入连接到它们的输入端口。这些设计的输出是用户输入的延迟版本。最后在仿真和仿真平台上验证了这些设计的功能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Fully synthesizable delay cell design for emulation environment
This paper presents two fully synthesizable and emulation friendly delay cell designs that the authors have successfully implemented in a real emulation environment. Due to the analog nature of delay logics, none of the commercial emulators were able to support the actual delay behavior. Thus, manual additions of register were needed for each customized scenario. The effort required is huge and highly dependent on the complexity of the design. Both of these designs use conventional clock synchronous flip flops and simple logic gates to construct emulation friendly delay cell modules. The first design was constructed to support asynchronous based inputs while the latter design is capable of supporting various types of clock signals. Both of these two proposed designs have two parameters settings. The first parameter is used to configure the multiplier value of intended delay while the second parameter is used to configure the width of the input and output ports. These designs also require a reference clock, reset signal and user input to be connected to their input ports as well. The output from these designs is a delayed version of the user input. Finally the functionality of these designs have been verified on both simulation and emulation platforms.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信