革命性的验证:Intel的TTM方法

Ra'ed Al-Omari, Shahil Rais
{"title":"革命性的验证:Intel的TTM方法","authors":"Ra'ed Al-Omari, Shahil Rais","doi":"10.1109/IDT.2015.7396728","DOIUrl":null,"url":null,"abstract":"Summary form only given. Intel is focused on gaining a foothold in the burgeoning mobile/IOT computing market. One of the unique challenges in this dynamic market is the aggressive time-to-market (TTM) requirement. In the past, the length of the silicon validation stage for Intel SoCs contributed to the company's inability to deliver products on time, taking up to two years for prior projects. To address this situation, the Devices System Validation group set a transformation goal to reduce time from first silicon to PRQ for base and derivative products. While a validation execution strategy can be optimized based on perceived risk in changes to HW, FW, and SW, accounting for silicon debug is far more difficult. It is nearly impossible to predict the amount of time necessary to debug the breadth and quantity of issues (Sightings) that will be found during execution. The number of sightings generated over the course of a project depends on many factors, including the health of the RTL and process, the stability of the FW and SW code base, and the technical strength of the execution team. This unpredictability results in many challenges when attempting to hit a target time window from first silicon to Production Ready Quality (PRQ). Moorefield, a platform based on Intel's 22 nm Atom-based SoC named Anniedale, was the first project to achieve a goal of first silicon to Production in two quarters. A major factor in this achievement was the strategy employed by the team to manage the risk in silicon validation and debug with aggressive shift left effort that included early and close collaboration with the customer, platform, and design teams. This strategy is built on several key pillars. 1) Comprehensive Design for Debug (DFD) features and tools that are fully validation in pre-silicon & emulation to prepare for critical debug scenarios at customer platforms. 2) Early and close engagement with the lead customer and platform teams to develop an alpha level quality SW in emulation. 3) Employing requirements-based validation to focus on validating only the form factor OS application use-cases. 4) A strict platform regressions strategy that can be scaled from pre to post silicon 5) Centralized System Debug organization to accelerate time to closure of critical sightings. In this talk we will be detailing and presenting the innovative strategies the System Validation (SV) organization took around the these pillars to achieve a successful launch of the Moorefield-based Asus tablet and phone in record breaking time.","PeriodicalId":321810,"journal":{"name":"2015 10th International Design & Test Symposium (IDT)","volume":"25 5","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Revolutionizing validation: The Intel approach for TTM\",\"authors\":\"Ra'ed Al-Omari, Shahil Rais\",\"doi\":\"10.1109/IDT.2015.7396728\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Summary form only given. Intel is focused on gaining a foothold in the burgeoning mobile/IOT computing market. One of the unique challenges in this dynamic market is the aggressive time-to-market (TTM) requirement. In the past, the length of the silicon validation stage for Intel SoCs contributed to the company's inability to deliver products on time, taking up to two years for prior projects. To address this situation, the Devices System Validation group set a transformation goal to reduce time from first silicon to PRQ for base and derivative products. While a validation execution strategy can be optimized based on perceived risk in changes to HW, FW, and SW, accounting for silicon debug is far more difficult. It is nearly impossible to predict the amount of time necessary to debug the breadth and quantity of issues (Sightings) that will be found during execution. The number of sightings generated over the course of a project depends on many factors, including the health of the RTL and process, the stability of the FW and SW code base, and the technical strength of the execution team. This unpredictability results in many challenges when attempting to hit a target time window from first silicon to Production Ready Quality (PRQ). Moorefield, a platform based on Intel's 22 nm Atom-based SoC named Anniedale, was the first project to achieve a goal of first silicon to Production in two quarters. A major factor in this achievement was the strategy employed by the team to manage the risk in silicon validation and debug with aggressive shift left effort that included early and close collaboration with the customer, platform, and design teams. This strategy is built on several key pillars. 1) Comprehensive Design for Debug (DFD) features and tools that are fully validation in pre-silicon & emulation to prepare for critical debug scenarios at customer platforms. 2) Early and close engagement with the lead customer and platform teams to develop an alpha level quality SW in emulation. 3) Employing requirements-based validation to focus on validating only the form factor OS application use-cases. 4) A strict platform regressions strategy that can be scaled from pre to post silicon 5) Centralized System Debug organization to accelerate time to closure of critical sightings. In this talk we will be detailing and presenting the innovative strategies the System Validation (SV) organization took around the these pillars to achieve a successful launch of the Moorefield-based Asus tablet and phone in record breaking time.\",\"PeriodicalId\":321810,\"journal\":{\"name\":\"2015 10th International Design & Test Symposium (IDT)\",\"volume\":\"25 5\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 10th International Design & Test Symposium (IDT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IDT.2015.7396728\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 10th International Design & Test Symposium (IDT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IDT.2015.7396728","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

只提供摘要形式。英特尔专注于在蓬勃发展的移动/物联网计算市场站稳脚跟。在这个动态市场中,一个独特的挑战是积极的上市时间(TTM)要求。在过去,英特尔soc的硅验证阶段的长度导致该公司无法按时交付产品,之前的项目需要长达两年的时间。为了解决这种情况,器件系统验证组设定了一个转换目标,以减少基本产品和衍生产品从第一个硅到PRQ的时间。虽然验证执行策略可以基于对硬件、FW和软件的更改的感知风险进行优化,但考虑芯片调试要困难得多。几乎不可能预测调试在执行过程中发现的问题的广度和数量所需的时间。在项目过程中生成的查看次数取决于许多因素,包括RTL和过程的健康状况、FW和SW代码库的稳定性,以及执行团队的技术实力。当试图达到从第一块硅到生产就绪质量(PRQ)的目标时间窗口时,这种不可预测性导致了许多挑战。Moorefield是一个基于英特尔22纳米atom SoC的平台,名为Anniedale,是第一个在两个季度内实现首片硅量产目标的项目。取得这一成就的一个主要因素是团队采用的策略,通过积极的左移努力来管理硅验证和调试中的风险,其中包括与客户、平台和设计团队的早期和密切合作。这一战略建立在几个关键支柱之上。1)调试综合设计(DFD)功能和工具,在预硅和仿真中得到充分验证,为客户平台的关键调试场景做好准备。2)尽早与主要客户和平台团队密切合作,开发模拟的alpha级质量软件。3)采用基于需求的验证,只关注形式因素OS应用程序用例的验证。4)严格的平台回归策略,可以从硅前期扩展到硅后期。5)集中式系统调试组织,加快关闭关键故障的时间。在这次演讲中,我们将详细介绍系统验证(SV)组织围绕这些支柱采取的创新策略,以便在破纪录的时间内成功推出基于摩尔菲尔德的华硕平板电脑和手机。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Revolutionizing validation: The Intel approach for TTM
Summary form only given. Intel is focused on gaining a foothold in the burgeoning mobile/IOT computing market. One of the unique challenges in this dynamic market is the aggressive time-to-market (TTM) requirement. In the past, the length of the silicon validation stage for Intel SoCs contributed to the company's inability to deliver products on time, taking up to two years for prior projects. To address this situation, the Devices System Validation group set a transformation goal to reduce time from first silicon to PRQ for base and derivative products. While a validation execution strategy can be optimized based on perceived risk in changes to HW, FW, and SW, accounting for silicon debug is far more difficult. It is nearly impossible to predict the amount of time necessary to debug the breadth and quantity of issues (Sightings) that will be found during execution. The number of sightings generated over the course of a project depends on many factors, including the health of the RTL and process, the stability of the FW and SW code base, and the technical strength of the execution team. This unpredictability results in many challenges when attempting to hit a target time window from first silicon to Production Ready Quality (PRQ). Moorefield, a platform based on Intel's 22 nm Atom-based SoC named Anniedale, was the first project to achieve a goal of first silicon to Production in two quarters. A major factor in this achievement was the strategy employed by the team to manage the risk in silicon validation and debug with aggressive shift left effort that included early and close collaboration with the customer, platform, and design teams. This strategy is built on several key pillars. 1) Comprehensive Design for Debug (DFD) features and tools that are fully validation in pre-silicon & emulation to prepare for critical debug scenarios at customer platforms. 2) Early and close engagement with the lead customer and platform teams to develop an alpha level quality SW in emulation. 3) Employing requirements-based validation to focus on validating only the form factor OS application use-cases. 4) A strict platform regressions strategy that can be scaled from pre to post silicon 5) Centralized System Debug organization to accelerate time to closure of critical sightings. In this talk we will be detailing and presenting the innovative strategies the System Validation (SV) organization took around the these pillars to achieve a successful launch of the Moorefield-based Asus tablet and phone in record breaking time.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信