{"title":"基于H. 264/AVC的全零检测和比特估计的快速变换和量化架构","authors":"H. Kuniyasu, T. Kishida, Tian Song, T. Shimamoto","doi":"10.1109/IWSDA.2007.4408391","DOIUrl":null,"url":null,"abstract":"In this paper a fast processing architecture for the transform and quantization of the H.264/AVC, named DQ engine, is proposed. Compare with the traditional architecture, proposed DQ engine architecture could achieve 2 times fast processing of transform and quantization together with the inverse transform and inverse quantization when the rate-distortion optimization is performed. Moreover, proposed architecture introduced an all-zero block detection architecture which could cut down the redundant processing of the all-zero coefficient blocks. A bit estimation architecture is also introduced into the DQ Engine to fulfill fast estimation of the generated bits. Implementation results show that the proposed architecture could be fulfilled with only 126,728 transistors.","PeriodicalId":303512,"journal":{"name":"2007 3rd International Workshop on Signal Design and Its Applications in Communications","volume":"24 3","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-12-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Fast Transform and Quantization Architecture with All-Zero Detection and Bit Estimation for H. 264/AVC\",\"authors\":\"H. Kuniyasu, T. Kishida, Tian Song, T. Shimamoto\",\"doi\":\"10.1109/IWSDA.2007.4408391\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper a fast processing architecture for the transform and quantization of the H.264/AVC, named DQ engine, is proposed. Compare with the traditional architecture, proposed DQ engine architecture could achieve 2 times fast processing of transform and quantization together with the inverse transform and inverse quantization when the rate-distortion optimization is performed. Moreover, proposed architecture introduced an all-zero block detection architecture which could cut down the redundant processing of the all-zero coefficient blocks. A bit estimation architecture is also introduced into the DQ Engine to fulfill fast estimation of the generated bits. Implementation results show that the proposed architecture could be fulfilled with only 126,728 transistors.\",\"PeriodicalId\":303512,\"journal\":{\"name\":\"2007 3rd International Workshop on Signal Design and Its Applications in Communications\",\"volume\":\"24 3\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-12-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 3rd International Workshop on Signal Design and Its Applications in Communications\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IWSDA.2007.4408391\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 3rd International Workshop on Signal Design and Its Applications in Communications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IWSDA.2007.4408391","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Fast Transform and Quantization Architecture with All-Zero Detection and Bit Estimation for H. 264/AVC
In this paper a fast processing architecture for the transform and quantization of the H.264/AVC, named DQ engine, is proposed. Compare with the traditional architecture, proposed DQ engine architecture could achieve 2 times fast processing of transform and quantization together with the inverse transform and inverse quantization when the rate-distortion optimization is performed. Moreover, proposed architecture introduced an all-zero block detection architecture which could cut down the redundant processing of the all-zero coefficient blocks. A bit estimation architecture is also introduced into the DQ Engine to fulfill fast estimation of the generated bits. Implementation results show that the proposed architecture could be fulfilled with only 126,728 transistors.