Low Temperature Cu Interconnect with Chip to Wafer Hybrid Bonding

Guilian Gao, L. Mirkarimi, Thomas Workman, G. Fountain, J. Theil, Gabe Guevara, Ping Liu, Bongsub Lee, P. Mrozek, M. Huynh, C. Rudolph, T. Werner, A. Hanisch
{"title":"Low Temperature Cu Interconnect with Chip to Wafer Hybrid Bonding","authors":"Guilian Gao, L. Mirkarimi, Thomas Workman, G. Fountain, J. Theil, Gabe Guevara, Ping Liu, Bongsub Lee, P. Mrozek, M. Huynh, C. Rudolph, T. Werner, A. Hanisch","doi":"10.1109/ECTC.2019.00100","DOIUrl":null,"url":null,"abstract":"Current DRAM advanced chip stack packages such as the high bandwidth memory (HBM) use throughsilicon-via (TSV) and thermal compression bonding (TCB) of solder capped micro bumps for the inter-layer connection. The bonding process has low throughput and cannot overcome the challenge of scaling below 40 µm pitch. These are compelling reasons to seek an alternative approach such as hybrid bonding. The pursuit of fine pitch die stacking with TSV interconnect using hybrid bonding is pervasive in the packaging industry today due to the promise of improved performance. Specifically, the Cu interconnect provides improved thermal and electrical performance and the all inorganic interface of the complete die stack offers enhanced thermal-mechanical performance and reliability in the final chip stack. Direct Bond Interconnect technology, also known as low temperature hybrid bonding, forms a spontaneous dielectric-to-dielectric bond at room temperature and then establishes metal-to-metal connection (usually Cu-to-Cu bond) by a low temperature batch annealing process (150 – 300°C). The direct bond process eliminates the need for solder and underfill and associated problems. While the hybrid bonding exists today in wafer-towafer (W2W) format in high volume manufacturing, chip to wafer (C2W) bonding developed for future product lines is making significant process in the past three years. A bonding process with high throughput has been demonstrated with electrical test yield above 90% with a daisy chain structure that covers 50mm^2 of bonding area. The bonded parts showed superior reliability performance in temperature cycling, high temperature storage and autoclave testing. This paper presents the latest development in C2W hybrid bonding and demonstrates the low temperature annealing capability and integration with TSV.","PeriodicalId":6726,"journal":{"name":"2019 IEEE 69th Electronic Components and Technology Conference (ECTC)","volume":"61 1","pages":"628-635"},"PeriodicalIF":0.0000,"publicationDate":"2019-05-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"22","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE 69th Electronic Components and Technology Conference (ECTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2019.00100","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 22

Abstract

Current DRAM advanced chip stack packages such as the high bandwidth memory (HBM) use throughsilicon-via (TSV) and thermal compression bonding (TCB) of solder capped micro bumps for the inter-layer connection. The bonding process has low throughput and cannot overcome the challenge of scaling below 40 µm pitch. These are compelling reasons to seek an alternative approach such as hybrid bonding. The pursuit of fine pitch die stacking with TSV interconnect using hybrid bonding is pervasive in the packaging industry today due to the promise of improved performance. Specifically, the Cu interconnect provides improved thermal and electrical performance and the all inorganic interface of the complete die stack offers enhanced thermal-mechanical performance and reliability in the final chip stack. Direct Bond Interconnect technology, also known as low temperature hybrid bonding, forms a spontaneous dielectric-to-dielectric bond at room temperature and then establishes metal-to-metal connection (usually Cu-to-Cu bond) by a low temperature batch annealing process (150 – 300°C). The direct bond process eliminates the need for solder and underfill and associated problems. While the hybrid bonding exists today in wafer-towafer (W2W) format in high volume manufacturing, chip to wafer (C2W) bonding developed for future product lines is making significant process in the past three years. A bonding process with high throughput has been demonstrated with electrical test yield above 90% with a daisy chain structure that covers 50mm^2 of bonding area. The bonded parts showed superior reliability performance in temperature cycling, high temperature storage and autoclave testing. This paper presents the latest development in C2W hybrid bonding and demonstrates the low temperature annealing capability and integration with TSV.
低温铜互连与晶片混合键合
目前的DRAM先进芯片堆栈封装,如高带宽存储器(HBM),采用通硅通孔(TSV)和热压缩键合(TCB)的焊料覆盖微凸点进行层间连接。该键合工艺的吞吐量较低,无法克服40 μ m间距以下的缩放挑战。这些都是寻求混合键等替代方法的令人信服的理由。由于提高性能的承诺,使用混合键合的TSV互连追求细间距芯片堆叠在今天的封装行业中是普遍存在的。具体来说,Cu互连提供了改进的热学和电学性能,并且整个芯片堆栈的所有无机接口提供了增强的热机械性能和最终芯片堆栈的可靠性。Direct Bond Interconnect技术,又称低温杂化键合(low temperature hybrid bonding),在室温下形成自发的介电-介电键,然后通过低温批量退火工艺(150 - 300℃)建立金属-金属连接(通常为cu - cu键)。直接粘合工艺消除了焊料和下填充以及相关问题的需要。虽然目前在大批量生产中以晶圆-晶圆(W2W)形式存在混合键合,但为未来产品线开发的芯片到晶圆(C2W)键合在过去三年中取得了重大进展。在覆盖50mm^2粘接面积的菊花链结构下,证明了一种高通量的粘接工艺,电测试良率在90%以上。结合件在温度循环、高温储存和高压灭菌试验中表现出优异的可靠性。本文介绍了C2W杂化键合的最新进展,并展示了低温退火性能和与TSV的集成。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信