{"title":"Warpage Simulation Study by Trace Mapping Method for FCCSP with ETS Substrate","authors":"Ken Zhang, N. Kao, David Lai, Yu-Po Wang","doi":"10.4071/1085-8024-2021.1.000212","DOIUrl":null,"url":null,"abstract":"\n ETS (Embedded trace substrate) has become as the mainstream substrate for FCCSP since it has fine trace, better trace dimension control and low cost advantages which compared to normal substrate. But it usually encountered more serious warpage issue for bare substrate and complete package which may influence D/B (die bonding) and SMT yield rate due to its coreless characteristic. Especially for ETS substrate with special trace pattern design (ex. larger Copper area), bare substrate may appear peculiar warpage contour and led to serious non-wetting issue at specific location during D/B process. Thus, if it can predict warpage value and contour accurately for bare substrate and package is an important topic.\n In this paper, a FCCSP package with ETS substrate was chosen to study trace impact. Bare substrate and package warpage simulation models w/ and w/o considering trace pattern by trace mapping method were performed and compared to shadow moiré results. Analysis results showed that simulation w/ considering trace pattern could get more accurate warpage value and more similar warpage contour for bare substrate and package warpage.","PeriodicalId":14363,"journal":{"name":"International Symposium on Microelectronics","volume":"29 1","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2021-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Symposium on Microelectronics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.4071/1085-8024-2021.1.000212","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
ETS (Embedded trace substrate) has become as the mainstream substrate for FCCSP since it has fine trace, better trace dimension control and low cost advantages which compared to normal substrate. But it usually encountered more serious warpage issue for bare substrate and complete package which may influence D/B (die bonding) and SMT yield rate due to its coreless characteristic. Especially for ETS substrate with special trace pattern design (ex. larger Copper area), bare substrate may appear peculiar warpage contour and led to serious non-wetting issue at specific location during D/B process. Thus, if it can predict warpage value and contour accurately for bare substrate and package is an important topic.
In this paper, a FCCSP package with ETS substrate was chosen to study trace impact. Bare substrate and package warpage simulation models w/ and w/o considering trace pattern by trace mapping method were performed and compared to shadow moiré results. Analysis results showed that simulation w/ considering trace pattern could get more accurate warpage value and more similar warpage contour for bare substrate and package warpage.