Efficiency optimized asymmetric half-bridge converter with hold-up time compensation

Jung-Kyu Han, Jong-Woo Kim, Yujin Jang, Byunggu Kang, Jaewon Choi, G. Moon
{"title":"Efficiency optimized asymmetric half-bridge converter with hold-up time compensation","authors":"Jung-Kyu Han, Jong-Woo Kim, Yujin Jang, Byunggu Kang, Jaewon Choi, G. Moon","doi":"10.1109/IPEMC.2016.7512649","DOIUrl":null,"url":null,"abstract":"In this paper, a new asymmetric half-bridge (AHB) converter integrated with hold-up time compensation circuit is proposed. The AHB converter is one of the most promising topologies in low-to-mid power applications because of zero-voltage switching (ZVS) of all switches and small number of components. But when the converter is designed considering the hold-up time condition, it has large transformer offset-current and small transformer turns-ratio. Although many researchers have studied to solve this problem, the advantages of conventional works are limited by losses from additional components. To solve this problem, a new AHB converter with an optimized efficiency is proposed in this paper. Since the proposed converter increases voltage gain using integrated boost converter during the hold-up time, it can be designed to obtain an optimized efficiency in nominal state, without losses from the additional components.","PeriodicalId":6857,"journal":{"name":"2016 IEEE 8th International Power Electronics and Motion Control Conference (IPEMC-ECCE Asia)","volume":"8 1","pages":"2254-2261"},"PeriodicalIF":0.0000,"publicationDate":"2016-05-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE 8th International Power Electronics and Motion Control Conference (IPEMC-ECCE Asia)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IPEMC.2016.7512649","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

In this paper, a new asymmetric half-bridge (AHB) converter integrated with hold-up time compensation circuit is proposed. The AHB converter is one of the most promising topologies in low-to-mid power applications because of zero-voltage switching (ZVS) of all switches and small number of components. But when the converter is designed considering the hold-up time condition, it has large transformer offset-current and small transformer turns-ratio. Although many researchers have studied to solve this problem, the advantages of conventional works are limited by losses from additional components. To solve this problem, a new AHB converter with an optimized efficiency is proposed in this paper. Since the proposed converter increases voltage gain using integrated boost converter during the hold-up time, it can be designed to obtain an optimized efficiency in nominal state, without losses from the additional components.
带保持时间补偿的效率优化非对称半桥变换器
本文提出了一种集成保持时间补偿电路的新型非对称半桥变换器。由于所有开关的零电压开关(ZVS)和少量元件,AHB变换器是中低压应用中最有前途的拓扑之一。但在考虑保持时间条件下设计变换器时,变压器偏置电流大,变压器匝比小。尽管许多研究人员已经研究解决这个问题,但传统工程的优势受到额外组件损失的限制。为了解决这一问题,本文提出了一种效率优化的新型AHB变换器。由于所提出的转换器在保持时间内使用集成升压转换器增加电压增益,因此可以将其设计为在标称状态下获得最佳效率,而不会产生额外组件的损耗。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信