Electrical Performance Limits of Fine Pitch Interconnects for Heterogeneous Integration

A. C. Durgun, Z. Qian, K. Aygun, R. Mahajan, T. Hoang, Sergey Y. Shumarayev
{"title":"Electrical Performance Limits of Fine Pitch Interconnects for Heterogeneous Integration","authors":"A. C. Durgun, Z. Qian, K. Aygun, R. Mahajan, T. Hoang, Sergey Y. Shumarayev","doi":"10.1109/ECTC.2019.00106","DOIUrl":null,"url":null,"abstract":"Heterogeneous integration facilitates faster design cycles with optimal functional IP module and silicon node combinations, but requires ultra-high bandwidth for the die-to-die communications. Fine pitch interconnects can meet such high bandwidth demands with simpler circuits, lower power and less latency. Hence, it is of utmost importance to understand the performance of these interconnects at different speeds and channel lengths. This paper focuses on a parametric study over the basic design parameters of a generic fine pitch interconnect, to explore the electrical performance limits. As a result of this study, practical guidelines are provided for the die-to-die channel design.","PeriodicalId":6726,"journal":{"name":"2019 IEEE 69th Electronic Components and Technology Conference (ECTC)","volume":"29 1","pages":"667-673"},"PeriodicalIF":0.0000,"publicationDate":"2019-05-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE 69th Electronic Components and Technology Conference (ECTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2019.00106","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

Abstract

Heterogeneous integration facilitates faster design cycles with optimal functional IP module and silicon node combinations, but requires ultra-high bandwidth for the die-to-die communications. Fine pitch interconnects can meet such high bandwidth demands with simpler circuits, lower power and less latency. Hence, it is of utmost importance to understand the performance of these interconnects at different speeds and channel lengths. This paper focuses on a parametric study over the basic design parameters of a generic fine pitch interconnect, to explore the electrical performance limits. As a result of this study, practical guidelines are provided for the die-to-die channel design.
异构集成用细间距互连的电气性能限制
异构集成通过优化的功能IP模块和硅节点组合,加快了设计周期,但需要超高带宽用于模对模通信。细间距互连可以用更简单的电路、更低的功耗和更少的延迟来满足如此高的带宽需求。因此,了解这些互连在不同速度和信道长度下的性能是至关重要的。本文重点对通用细间距互连的基本设计参数进行了参数化研究,以探索其电气性能极限。研究结果为模具到模具的通道设计提供了实用的指导方针。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信