Design and implementation of a low-power 1V, 77.26µW 6-bit SAR ADC in Cadence 90nm CMOS process for biomedical application

Suva Banik, M.M.H Rasel, Tanjir Mahmud, M. Hasanuzzaman
{"title":"Design and implementation of a low-power 1V, 77.26µW 6-bit SAR ADC in Cadence 90nm CMOS process for biomedical application","authors":"Suva Banik, M.M.H Rasel, Tanjir Mahmud, M. Hasanuzzaman","doi":"10.1109/TENSYMP50017.2020.9230608","DOIUrl":null,"url":null,"abstract":"A micro-electronic system which deals with mixed signal circuits, requires both analog-to-digital converter (A/D) and digital-to-analog converter (D/A). In this project, we focus on wireless biomedical implantable devices where a highperformance ADC interfacing with bio-sensors, pacemaker or many other devices for health caring system is needed to communicate with human body. An extremely high speed is not necessary for such application, but power consumption is a seriously concerned issue. In this paper, we describe a low-power and medium-speed successive approximation register (SAR) ADC. The 6-bit ADC has been designed in 90nm CMOS process and is supplied with 1V. The key segments are a sample and hold (S/H) circuit, an analog comparator, a 6-bit SAR logic unit, which emulates the binary search logic of array and a 6-bit D/A converter. The simulation results show that the circuit consumes 77.26µW with the sampling frequency of up to 1MHz, zero offset, SQNR of 37.34 dB and ENOB of 5.91.","PeriodicalId":6721,"journal":{"name":"2020 IEEE Region 10 Symposium (TENSYMP)","volume":"55 1","pages":"839-842"},"PeriodicalIF":0.0000,"publicationDate":"2020-06-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE Region 10 Symposium (TENSYMP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TENSYMP50017.2020.9230608","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

A micro-electronic system which deals with mixed signal circuits, requires both analog-to-digital converter (A/D) and digital-to-analog converter (D/A). In this project, we focus on wireless biomedical implantable devices where a highperformance ADC interfacing with bio-sensors, pacemaker or many other devices for health caring system is needed to communicate with human body. An extremely high speed is not necessary for such application, but power consumption is a seriously concerned issue. In this paper, we describe a low-power and medium-speed successive approximation register (SAR) ADC. The 6-bit ADC has been designed in 90nm CMOS process and is supplied with 1V. The key segments are a sample and hold (S/H) circuit, an analog comparator, a 6-bit SAR logic unit, which emulates the binary search logic of array and a 6-bit D/A converter. The simulation results show that the circuit consumes 77.26µW with the sampling frequency of up to 1MHz, zero offset, SQNR of 37.34 dB and ENOB of 5.91.
基于Cadence 90nm CMOS工艺的低功耗1V 77.26µW 6位SAR ADC的设计与实现
处理混合信号电路的微电子系统既需要模数转换器(A/D),也需要数模转换器(D/A)。在这个项目中,我们专注于无线生物医学植入式设备,需要一个高性能的ADC与生物传感器,起搏器或许多其他医疗保健系统设备接口,以与人体进行通信。这种应用并不需要极高的速度,但功耗是一个严重关注的问题。本文介绍了一种低功耗中速逐次逼近寄存器(SAR) ADC。该6位ADC采用90nm CMOS工艺设计,电压为1V。关键部分是采样保持电路、模拟比较器、模拟阵列二进制搜索逻辑的6位SAR逻辑单元和6位D/ a转换器。仿真结果表明,该电路功耗77.26 μ W,采样频率高达1MHz,零偏置,SQNR为37.34 dB, ENOB为5.91。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信