Effect of CD logic on multiplier accumulator unit

P. Umarani, R. Arunya, T. Ravi, S. Ranjith
{"title":"Effect of CD logic on multiplier accumulator unit","authors":"P. Umarani, R. Arunya, T. Ravi, S. Ranjith","doi":"10.1109/ICCPCT.2015.7159331","DOIUrl":null,"url":null,"abstract":"A high performance, Low power and high speed designs are always being important in VLSI. There are different logic families exist for an efficient performance of the circuits. The Constant Delay (CD) logic style is one of the efficient logics among the digital logic family. The complicated logic expressions in the digital logic families are implemented using this high performance energy efficient logic style (Constant delay). Multiplier Accumulator Unit is the most important component in applications such as Digital Signal Processing, Field Effect Transistors, and Finite impulse response filters. A high speed and energy efficient Multiplier Accumulator unit using constant delay logic is implemented in this paper, and the performance parameters such as power, delay and power delay product (PDP) are measured. The simulation is done using HSPICE tool in both 45nm CMOS technology and 32nm CMOS technology.","PeriodicalId":6650,"journal":{"name":"2015 International Conference on Circuits, Power and Computing Technologies [ICCPCT-2015]","volume":"5 1","pages":"1-5"},"PeriodicalIF":0.0000,"publicationDate":"2015-03-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Circuits, Power and Computing Technologies [ICCPCT-2015]","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCPCT.2015.7159331","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

A high performance, Low power and high speed designs are always being important in VLSI. There are different logic families exist for an efficient performance of the circuits. The Constant Delay (CD) logic style is one of the efficient logics among the digital logic family. The complicated logic expressions in the digital logic families are implemented using this high performance energy efficient logic style (Constant delay). Multiplier Accumulator Unit is the most important component in applications such as Digital Signal Processing, Field Effect Transistors, and Finite impulse response filters. A high speed and energy efficient Multiplier Accumulator unit using constant delay logic is implemented in this paper, and the performance parameters such as power, delay and power delay product (PDP) are measured. The simulation is done using HSPICE tool in both 45nm CMOS technology and 32nm CMOS technology.
CD逻辑对乘法器累加器单元的影响
高性能、低功耗和高速的设计一直是VLSI的重要组成部分。为了提高电路的效率,存在不同的逻辑族。恒延时(CD)逻辑是数字逻辑家族中的一种高效逻辑。数字逻辑族中复杂的逻辑表达式采用这种高性能节能的逻辑方式(恒延时)来实现。乘法器累加器单元是数字信号处理、场效应晶体管和有限脉冲响应滤波器等应用中最重要的部件。本文设计了一种高速节能的恒延时乘数蓄能器,并对其功率、延时、功率延时积等性能参数进行了测量。利用HSPICE工具在45纳米和32纳米两种CMOS工艺下进行了仿真。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信