Bump shape control on high speed copper pillar plating process in lead-free wafer level packaging

S. Chung, E. Kuo, M. Tseng
{"title":"Bump shape control on high speed copper pillar plating process in lead-free wafer level packaging","authors":"S. Chung, E. Kuo, M. Tseng","doi":"10.1109/IMPACT.2009.5382210","DOIUrl":null,"url":null,"abstract":"Copper pillars have been adopted and implemented in high volume manufacturing environment as early as 2006 as a replacement for high lead bumps. It is not only lead-free, but also offers the added advantage of higher stand-off, finer pitch capability and better electromigration resistance compared to tin-lead solder bumps. Owing to its significant superior thermal and electrical properties, higher stand-off, simpler UBM structure, and lower overall cost, it is not surprising that copper pillar bump has become and will continue to be a key interconnect technology in future semiconductor packages. As the full implementation of RoHS in 2010 approaches, various chemicals have been tested for this application by IDMs and OSATs. In order to simplify the chemical management in plant and shorten learning period, most of the efforts have been made on using RDL copper plating chemistry for Cu pillar applications.","PeriodicalId":6410,"journal":{"name":"2009 4th International Microsystems, Packaging, Assembly and Circuits Technology Conference","volume":"16 1","pages":"432-435"},"PeriodicalIF":0.0000,"publicationDate":"2009-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 4th International Microsystems, Packaging, Assembly and Circuits Technology Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMPACT.2009.5382210","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

Copper pillars have been adopted and implemented in high volume manufacturing environment as early as 2006 as a replacement for high lead bumps. It is not only lead-free, but also offers the added advantage of higher stand-off, finer pitch capability and better electromigration resistance compared to tin-lead solder bumps. Owing to its significant superior thermal and electrical properties, higher stand-off, simpler UBM structure, and lower overall cost, it is not surprising that copper pillar bump has become and will continue to be a key interconnect technology in future semiconductor packages. As the full implementation of RoHS in 2010 approaches, various chemicals have been tested for this application by IDMs and OSATs. In order to simplify the chemical management in plant and shorten learning period, most of the efforts have been made on using RDL copper plating chemistry for Cu pillar applications.
无铅晶圆级封装中高速镀铜柱的凹凸形状控制
早在2006年,铜柱就已在大批量生产环境中被采用和实施,作为高铅凸块的替代品。它不仅无铅,而且与锡铅焊点相比,还具有更高的隔离性,更细的间距能力和更好的电迁移阻力。由于其卓越的热学和电学性能,更高的稳定性,更简单的UBM结构和更低的总体成本,铜柱凸点已经成为并将继续成为未来半导体封装中的关键互连技术,这并不奇怪。随着2010年RoHS全面实施的临近,idm和osat已经对各种化学品进行了测试。为了简化工厂的化学管理,缩短学习周期,在铜柱上应用RDL镀铜化学已经取得了很大的进展。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信