Standard wafer with programed defects to evaluate the pattern inspection tools for 300-mm wafer fabrication for 7-nm node and beyond

IF 1.5 2区 物理与天体物理 Q3 ENGINEERING, ELECTRICAL & ELECTRONIC
S. Iida, T. Nagai, T. Uchiyama
{"title":"Standard wafer with programed defects to evaluate the pattern inspection tools for 300-mm wafer fabrication for 7-nm node and beyond","authors":"S. Iida, T. Nagai, T. Uchiyama","doi":"10.1117/1.JMM.18.2.023505","DOIUrl":null,"url":null,"abstract":"Abstract. Background: Standard patterned sample with programed defects (PDs) is effective to evaluate the tool performance of pattern inspection system, but the fabrication of such standard sample, having large area dense patterns with PDs suitable for the evaluation of sub-7-nm node, is difficult. Aim: The goal of this study is to fabricate a standard sample to evaluate the performance of inspection tool for below 7-nm nodes. Approach: We use electron beam lithography with an acceleration voltage of 130 keV to fabricate standard sample. Results: We form large area dense sub-16-nm half pitch (hp) line and space (LS) patterns with PDs on 300-mm-Si-wafers, and 10- to 7-nm hp LS patterns on a 100-mm-Si wafer. Approximately 5-nm PDs with shapes including protrusions, intrusions, bridges, and openings are formed without additional defects. Moreover, pattern-etched Si wafers with 16- to 12-nm hp LS are successfully fabricated. A 100-mm-wafer with patterns is mounted into a 300-mm-Si wafer. Conclusions: The acceleration voltage of 130 keV is sufficient for the fabrication of large area dense pattern with PDs suitable for the evaluation of sub-7-nm node. Moreover, the fabricated standard wafers are useful to evaluate the tool performance of the inspection system for 300-mm wafer fabrication.","PeriodicalId":16522,"journal":{"name":"Journal of Micro/Nanolithography, MEMS, and MOEMS","volume":"4 1","pages":"023505 - 023505"},"PeriodicalIF":1.5000,"publicationDate":"2019-06-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Journal of Micro/Nanolithography, MEMS, and MOEMS","FirstCategoryId":"101","ListUrlMain":"https://doi.org/10.1117/1.JMM.18.2.023505","RegionNum":2,"RegionCategory":"物理与天体物理","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 6

Abstract

Abstract. Background: Standard patterned sample with programed defects (PDs) is effective to evaluate the tool performance of pattern inspection system, but the fabrication of such standard sample, having large area dense patterns with PDs suitable for the evaluation of sub-7-nm node, is difficult. Aim: The goal of this study is to fabricate a standard sample to evaluate the performance of inspection tool for below 7-nm nodes. Approach: We use electron beam lithography with an acceleration voltage of 130 keV to fabricate standard sample. Results: We form large area dense sub-16-nm half pitch (hp) line and space (LS) patterns with PDs on 300-mm-Si-wafers, and 10- to 7-nm hp LS patterns on a 100-mm-Si wafer. Approximately 5-nm PDs with shapes including protrusions, intrusions, bridges, and openings are formed without additional defects. Moreover, pattern-etched Si wafers with 16- to 12-nm hp LS are successfully fabricated. A 100-mm-wafer with patterns is mounted into a 300-mm-Si wafer. Conclusions: The acceleration voltage of 130 keV is sufficient for the fabrication of large area dense pattern with PDs suitable for the evaluation of sub-7-nm node. Moreover, the fabricated standard wafers are useful to evaluate the tool performance of the inspection system for 300-mm wafer fabrication.
具有可编程缺陷的标准晶圆,用于评估7nm及以上节点300mm晶圆制造的图案检查工具
摘要背景:带有程序化缺陷的标准图纹样品(PDs)是评估图案检测系统工具性能的有效方法,但由于具有适合于评估亚7纳米节点的大面积密集图案和PDs的标准样品的制造困难。目的:本研究的目的是制作一个标准样品来评估检测工具在7纳米以下节点的性能。方法:采用加速电压130 keV的电子束光刻技术制备标准样品。结果:我们在300mm - si晶圆上用PDs形成了大面积密集的亚16nm半间距(hp)线和空间(LS)图案,在100mm - si晶圆上用PDs形成了10- 7nm hp的线和空间(LS)图案。大约5nm的pd,其形状包括突起,侵入,桥和开口,没有额外的缺陷。此外,还成功制备了16 ~ 12nm hp LS的模式蚀刻硅晶片。将带有图案的100毫米晶圆安装在300毫米硅晶圆上。结论:130 keV的加速电压足以制备出适合于亚7 nm节点评价的大面积密集图案。此外,所制造的标准晶圆可用于评估300毫米晶圆制造检测系统的工具性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
CiteScore
3.40
自引率
30.40%
发文量
0
审稿时长
6-12 weeks
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信