Experimental Validation of a Phase Lead-Lag Synchronous Frame Phase-Locked Loop Under Different Voltage Conditions

Q3 Engineering
C. Jeraputra, Somnida Bhatranand, Thamvarit Singhvilai, S. Tiptipakorn
{"title":"Experimental Validation of a Phase Lead-Lag Synchronous Frame Phase-Locked Loop Under Different Voltage Conditions","authors":"C. Jeraputra, Somnida Bhatranand, Thamvarit Singhvilai, S. Tiptipakorn","doi":"10.37936/ecti-eec.2023212.249820","DOIUrl":null,"url":null,"abstract":"Due to the rapid increase in single-phase inverters tied to the grid, fast and robust phase-locked loop algorithms have become indispensable. In previous work, a phase lead-lag synchronous reference frame phase-locked loop (PLL) was proposed. The method makes use of two single-tuned filters that perform as a phase detector. They are capable of shifting the phase of the grid voltage to be advanced or delayed by 45∘ with respect to the grid voltage phase. The generated orthogonal signals are transformed by Park transformation. The quadrature voltage is regulated to zero by means of a PI controller, while its output determines the frequency of the grid voltage and the phase angle obtained by integrating the estimated frequency. In this paper, deficiencies in the previous work are addressed. A small signal model of the method which takes into account frequency variation, voltage variation, and harmonic distortion is derived and presented. The design guidelines are discussed and an example illustrated. The method is validated through simulations and experiments under various voltage conditions while the algorithm is implemented on a rapid prototyping MicroLabBox. It is tested under different voltage scenarios, generated by a programmable AC source. The experimental results show that the method can track the phase angle of the grid voltage with nearly zero phase error under normal voltage conditions. It can track the phase of the grid voltage under 45∘ step phase jumps in 2.75 cycles, achieve harmonic attenuation of -15 dB under 15% third harmonic distortion, and attain an adequate phase margin near 45∘. This confirms that the method is fast and robust under adverse voltage conditions.","PeriodicalId":38808,"journal":{"name":"Transactions on Electrical Engineering, Electronics, and Communications","volume":"83 1","pages":""},"PeriodicalIF":0.0000,"publicationDate":"2023-06-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Transactions on Electrical Engineering, Electronics, and Communications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.37936/ecti-eec.2023212.249820","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"Engineering","Score":null,"Total":0}
引用次数: 0

Abstract

Due to the rapid increase in single-phase inverters tied to the grid, fast and robust phase-locked loop algorithms have become indispensable. In previous work, a phase lead-lag synchronous reference frame phase-locked loop (PLL) was proposed. The method makes use of two single-tuned filters that perform as a phase detector. They are capable of shifting the phase of the grid voltage to be advanced or delayed by 45∘ with respect to the grid voltage phase. The generated orthogonal signals are transformed by Park transformation. The quadrature voltage is regulated to zero by means of a PI controller, while its output determines the frequency of the grid voltage and the phase angle obtained by integrating the estimated frequency. In this paper, deficiencies in the previous work are addressed. A small signal model of the method which takes into account frequency variation, voltage variation, and harmonic distortion is derived and presented. The design guidelines are discussed and an example illustrated. The method is validated through simulations and experiments under various voltage conditions while the algorithm is implemented on a rapid prototyping MicroLabBox. It is tested under different voltage scenarios, generated by a programmable AC source. The experimental results show that the method can track the phase angle of the grid voltage with nearly zero phase error under normal voltage conditions. It can track the phase of the grid voltage under 45∘ step phase jumps in 2.75 cycles, achieve harmonic attenuation of -15 dB under 15% third harmonic distortion, and attain an adequate phase margin near 45∘. This confirms that the method is fast and robust under adverse voltage conditions.
不同电压条件下相位超前滞后同步帧锁相环的实验验证
由于并网的单相逆变器数量迅速增加,快速、鲁棒的锁相环算法已成为必不可少的技术。在以前的工作中,提出了一种相位超前滞后同步参考帧锁相环(PLL)。该方法利用两个单调谐滤波器作为鉴相器。它们能够将电网电压的相位根据电网电压的相位提前或延迟45°。对生成的正交信号进行Park变换。正交电压通过PI控制器调节到零,其输出决定电网电压的频率和对估计频率积分得到的相位角。在本文中,解决了以往工作中的不足。推导并给出了考虑频率变化、电压变化和谐波畸变的小信号模型。讨论了设计准则,并举例说明。通过各种电压条件下的仿真和实验验证了该方法的有效性,并在MicroLabBox快速样机上实现了该算法。它在不同的电压情况下进行了测试,由可编程交流电源产生。实验结果表明,该方法可以在正常电压条件下跟踪电网电压相角,相位误差接近于零。它能在2.75个周期内跟踪45°阶跃相位下电网电压的相位,在15%的三次谐波失真下实现-15 dB的谐波衰减,并在45°附近获得足够的相位裕度。这证实了该方法在恶劣电压条件下的快速和鲁棒性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
Transactions on Electrical Engineering, Electronics, and Communications
Transactions on Electrical Engineering, Electronics, and Communications Engineering-Electrical and Electronic Engineering
CiteScore
1.60
自引率
0.00%
发文量
45
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信