Optimization of copper pillar bump design for fine pitch flip-chip packages

Meng Tsung Lee, Jung-Pang Huang, G. Lin, Y. Lin, Y. Jiang, S. Chiu, C. Huang
{"title":"Optimization of copper pillar bump design for fine pitch flip-chip packages","authors":"Meng Tsung Lee, Jung-Pang Huang, G. Lin, Y. Lin, Y. Jiang, S. Chiu, C. Huang","doi":"10.1109/IMPACT.2009.5382161","DOIUrl":null,"url":null,"abstract":"In this paper we present new approaches in the development of flip chip technology. We assess the challenges presented by micro bump interconnection. In order to study that we have evaluated different bump designs of stagger 50 um pitch using different flip-chip packages methods Mold Under-filling (MUF) & Capillary Under-filling (CUF). (Figure 1) Finally this paper will conclude by identifying the most robust Cu pillar bump design for fine pitch FCCSP devices.","PeriodicalId":6410,"journal":{"name":"2009 4th International Microsystems, Packaging, Assembly and Circuits Technology Conference","volume":"1 1","pages":"128-131"},"PeriodicalIF":0.0000,"publicationDate":"2009-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 4th International Microsystems, Packaging, Assembly and Circuits Technology Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMPACT.2009.5382161","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

In this paper we present new approaches in the development of flip chip technology. We assess the challenges presented by micro bump interconnection. In order to study that we have evaluated different bump designs of stagger 50 um pitch using different flip-chip packages methods Mold Under-filling (MUF) & Capillary Under-filling (CUF). (Figure 1) Finally this paper will conclude by identifying the most robust Cu pillar bump design for fine pitch FCCSP devices.
小间距倒装封装铜柱凸点设计优化
本文介绍了倒装芯片技术发展的新途径。我们评估了微碰撞互连所带来的挑战。为了研究这一点,我们用不同的倒装封装方法评估了不同的50 μ m间距错开凸点设计。(图1)最后,本文将通过确定用于细间距FCCSP器件的最稳健的铜柱凸点设计来结束。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信