K. S. Yew, Yi Jiang, W. Yi, R. Chockalingam, R. X. Ong, Bo Li, Juan Boon Tan
{"title":"Interconnects Variability Control for High Voltage Applications","authors":"K. S. Yew, Yi Jiang, W. Yi, R. Chockalingam, R. X. Ong, Bo Li, Juan Boon Tan","doi":"10.1109/IITC51362.2021.9537519","DOIUrl":null,"url":null,"abstract":"Limiting the minimum spacing design rule of intra-metal lines and skipping the inter-metal layer in interconnects for more oxide spacing in order to improve TDDB margin for HV applications is not viable as it severely compromises the competitiveness of chip design. We demonstrated that with stringent control of the variation in oxide spacing between inter-metal layers, it is possible to improve TDDB margin for HV applications up to 12V for the specific low-k interconnects integration process. This technique provides a solution for cost saving without compromising reliability aspect.","PeriodicalId":6823,"journal":{"name":"2021 IEEE International Interconnect Technology Conference (IITC)","volume":"102 1","pages":"1-2"},"PeriodicalIF":0.0000,"publicationDate":"2021-07-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE International Interconnect Technology Conference (IITC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IITC51362.2021.9537519","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
Limiting the minimum spacing design rule of intra-metal lines and skipping the inter-metal layer in interconnects for more oxide spacing in order to improve TDDB margin for HV applications is not viable as it severely compromises the competitiveness of chip design. We demonstrated that with stringent control of the variation in oxide spacing between inter-metal layers, it is possible to improve TDDB margin for HV applications up to 12V for the specific low-k interconnects integration process. This technique provides a solution for cost saving without compromising reliability aspect.