Improving Solder Joint Reliability for PoP Packages in Current Mobile Ecosystem

K. Dhandapani, Jiantao Zheng, B. Roggeman, Marcus Hsu
{"title":"Improving Solder Joint Reliability for PoP Packages in Current Mobile Ecosystem","authors":"K. Dhandapani, Jiantao Zheng, B. Roggeman, Marcus Hsu","doi":"10.1109/ECTC.2018.00248","DOIUrl":null,"url":null,"abstract":"Package on Package (PoP) has been an ideal choice for high end products in mobile ecosystem due to its high-density bandwidth support and flexibility for the original equipment manufacturers (OEMs) to accommodate required memory integration. Form-factor and performance requirements of high end handsets pushes the envelope of PoP package solutions in recent times and requires chip manufacturers to constantly shift package attributes. These changes often add various thermo-mechanical challenges for the chip manufacturers and end OEMs when integrating into their final system while maintaining high reliability requirement in field. In this paper, the focus will be primarily on addressing various attributes that concern the 2nd level solder interconnect reliability. We will discuss factors that affect both PoP memory BGAs and bottom logic package BGAs especially during temperature cycle (TC) condition. We will demonstrate a few case studies using both testing data and simulation data on how factors such as Memory BGA array, underfill choices and BGA depopulation can impact the board level reliability. We will further provide recommendations and guidelines to improve board level reliability of PoP packages in current ecosystem where OEMs are facing challenges juggling form-factor constraints, performance, functionality and field reliability.","PeriodicalId":6555,"journal":{"name":"2018 IEEE 68th Electronic Components and Technology Conference (ECTC)","volume":"56 1","pages":"1645-1650"},"PeriodicalIF":0.0000,"publicationDate":"2018-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE 68th Electronic Components and Technology Conference (ECTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECTC.2018.00248","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

Package on Package (PoP) has been an ideal choice for high end products in mobile ecosystem due to its high-density bandwidth support and flexibility for the original equipment manufacturers (OEMs) to accommodate required memory integration. Form-factor and performance requirements of high end handsets pushes the envelope of PoP package solutions in recent times and requires chip manufacturers to constantly shift package attributes. These changes often add various thermo-mechanical challenges for the chip manufacturers and end OEMs when integrating into their final system while maintaining high reliability requirement in field. In this paper, the focus will be primarily on addressing various attributes that concern the 2nd level solder interconnect reliability. We will discuss factors that affect both PoP memory BGAs and bottom logic package BGAs especially during temperature cycle (TC) condition. We will demonstrate a few case studies using both testing data and simulation data on how factors such as Memory BGA array, underfill choices and BGA depopulation can impact the board level reliability. We will further provide recommendations and guidelines to improve board level reliability of PoP packages in current ecosystem where OEMs are facing challenges juggling form-factor constraints, performance, functionality and field reliability.
提高当前移动生态系统中PoP封装的焊点可靠性
由于其高密度带宽支持和原始设备制造商(oem)适应所需内存集成的灵活性,封装对封装(PoP)已成为移动生态系统中高端产品的理想选择。近年来,高端手机的外形尺寸和性能要求推动了PoP封装解决方案的发展,并要求芯片制造商不断改变封装属性。这些变化通常会给芯片制造商和终端oem在集成到最终系统时增加各种热机械挑战,同时在现场保持高可靠性要求。在本文中,重点将主要放在解决与第二级焊料互连可靠性有关的各种属性上。我们将讨论影响PoP内存BGAs和底层逻辑封装BGAs的因素,特别是在温度循环(TC)条件下。我们将使用测试数据和模拟数据演示一些案例研究,以了解内存BGA阵列,下填充选择和BGA减少人口等因素如何影响板级可靠性。我们将进一步提供建议和指南,以提高当前生态系统中PoP封装的板级可靠性,oem面临着各种挑战,包括形状因素限制、性能、功能和现场可靠性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信