Effect of gate bias on ESD characteristics in NMOS device

Yujuan He, Y. En, Hongwei Luo, Qingzhong Xiao
{"title":"Effect of gate bias on ESD characteristics in NMOS device","authors":"Yujuan He, Y. En, Hongwei Luo, Qingzhong Xiao","doi":"10.1109/ISAPM.2011.6105756","DOIUrl":null,"url":null,"abstract":"Oxide trapped charges which were produced in oxide area of MOSFET in the process of using can cause ESD characteristic changed. So the gate forced given bias to Simulate oxide trapped charges. In this paper, TLP test method was used to study the ESD parameters of NMOSFET with various gate biases. It was indicated that the threshold voltage Vt1 and secondary breakdown current It2 first increased and then decreased with the gate voltage increasing, but the maintained Voltage Vsp essentially unchanged.","PeriodicalId":6440,"journal":{"name":"2011 International Symposium on Advanced Packaging Materials (APM)","volume":"51 1","pages":"360-362"},"PeriodicalIF":0.0000,"publicationDate":"2011-12-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 International Symposium on Advanced Packaging Materials (APM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISAPM.2011.6105756","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Oxide trapped charges which were produced in oxide area of MOSFET in the process of using can cause ESD characteristic changed. So the gate forced given bias to Simulate oxide trapped charges. In this paper, TLP test method was used to study the ESD parameters of NMOSFET with various gate biases. It was indicated that the threshold voltage Vt1 and secondary breakdown current It2 first increased and then decreased with the gate voltage increasing, but the maintained Voltage Vsp essentially unchanged.
栅极偏置对NMOS器件ESD特性的影响
MOSFET在使用过程中在氧化区产生的氧化物捕获电荷会引起ESD特性的改变。因此栅极强迫给定偏置来模拟氧化物捕获电荷。本文采用TLP测试方法研究了不同栅极偏置下NMOSFET的ESD参数。结果表明,阈值电压Vt1和二次击穿电流It2随栅极电压的升高先升高后降低,但维持电压Vsp基本不变。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 求助全文
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信